电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8322Z36GB-150IVT

产品描述ZBT SRAM, 1MX36, 8.5ns, CMOS, PBGA119, 14 X 22 MM, 1.27 MM PITCH, ROHS COMPLIANT, FPBGA-119
产品类别存储   
文件大小628KB,共39页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准  
下载文档 详细参数 全文预览

GS8322Z36GB-150IVT概述

ZBT SRAM, 1MX36, 8.5ns, CMOS, PBGA119, 14 X 22 MM, 1.27 MM PITCH, ROHS COMPLIANT, FPBGA-119

GS8322Z36GB-150IVT规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明14 X 22 MM, 1.27 MM PITCH, ROHS COMPLIANT, FPBGA-119
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
Is SamacsysN
最长访问时间8.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度37748736 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织1MX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS8322Z18/36/72(B/E/C)-xxxV
119, 165 & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2Mb, 4Mb, 8Mb, and 16Mb devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165- or 209-Bump BGA package
• RoHS-compliant packages available
36Mb Pipelined and Flow Through
Synchronous NBT SRAM
250 MHz–133 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8322Z18/36/72-xxxV may be configured by the user to
operate in Pipeline or Flow Through mode. Operating as a
pipelined synchronous device, in addition to the rising-edge-
triggered registers that capture input signals, the device
incorporates a rising edge triggered output register. For read
cycles, pipelined SRAM output data is temporarily stored by
the edge-triggered output register during the access cycle and
then released to the output drivers at the next rising edge of
clock.
The GS8322Z18/36/72-xxxV is implemented with GSI's high
performance CMOS technology and is available in a JEDEC-
standard 119-bump, 165-bump or 209-bump BGA package.
Functional Description
The GS8322Z18/36/72-xxxV is a 36Mbit Synchronous Static
SRAM. GSI's NBT SRAMs, like ZBT, NtRAM, NoBL or
other pipelined read/double late write or flow through read/
single late write SRAMs, allow utilization of all available bus
bandwidth by eliminating the need to insert deselect cycles
when the device is switched from read to write cycles.
Parameter Synopsis
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x36)
Curr
(x72)
-250 -225 -200 -166 -150 -133 Unit
3.0 3.0 3.0 3.5 3.8 4.0 ns
4.0 4.4 5.0 6.0 6.7 7.5 ns
275
330
415
6.5
6.5
200
225
300
255
300
385
7.0
7.0
190
215
280
240
280
340
7.5
7.5
180
205
255
215
245
305
8.0
8.0
170
195
245
205
230
285
8.5
8.5
160
185
230
180
205
255
8.5
8.5
150
170
225
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.06 9/2008
1/39
© 2002, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
【Silicon Labs 开发套件评测】+搭建Simplicity Studio开发环境
上期介绍了开发套件的硬件资源,关于开发套件的进一步开发,需要使用Simplicity Studio IDE,因此点击下载并安装Simplicity Studio链接,进入Simplicity Studio下载界面,登录Silicon Labs账 ......
yin_wu_qing Silicon Labs测评专区
PIC12F675 如何判断哪个输入口引起的中断?
如题,12F675 的6个口有输入都会引起中断,设置多个输入口时, 如何判断中断是哪个输入口引起的.请赐教. 谢谢!...
YuanLaiRC Microchip MCU
CE5下Transform Filter的开发问题
我在CE5下面开发了H.264的解码器,用的DirectShow的架构。在Media Player里面播放的时候一切正常,当我按下了Pause按钮以后,图像暂停了,但是我的解码器却还在不停的接收从Splitter Filter过来 ......
dragonled 嵌入式系统
​虎虎生wish:许愿2022,迎娶开年好运,顺走EEWorld新年礼~
有人说虎年是从春节开始 亦有说虎年是从农历立春这一天开始 小编比较倾向于后者 586320 无论如何,虎年来啦,EEWorld期待和工程师们共同前行,继续为中国电子行业做出小小的 ......
EEWORLD社区 聊聊、笑笑、闹闹
外资公司深圳代表处直聘
招聘职位:1〉WinCE GUI 工程师   岗位职责: 嵌入式Wince上层/GUI软件开发,嵌入式WinCE应用软件开发 职位要求:             1、一年以上WinCE 开发 ......
duyeqiang1215 嵌入式系统
是位操作还是字节操作?
在看STM8L的库函数时有个地方不太理解,想请教一下。 voidTIM4_ClearITPendingBit(TIM4_IT_TypeDefTIM4_IT) { assert_param(IS_TIM4_IT(TIM4_IT)); TIM4->SR1=(uint8_t)(~(uint8_t)TIM4_IT); ......
shsgjf stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1349  1010  1201  971  1776  28  21  25  20  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved