电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PLL1705

产品描述36.864 MHz, VIDEO CLOCK GENERATOR, PDSO20
产品类别半导体    嵌入式处理器和控制器   
文件大小176KB,共18页
制造商Burr-Brown
官网地址http://www.burr-brown.com/
下载文档 详细参数 全文预览

PLL1705概述

36.864 MHz, VIDEO CLOCK GENERATOR, PDSO20

36.864 MHz, 视频时钟发生器, PDSO20

PLL1705规格参数

参数名称属性值
功能数量1
端子数量20
最大工作温度85 Cel
最小工作温度-25 Cel
最大供电/工作电压3.6 V
最小供电/工作电压2.7 V
额定供电电压3.3 V
加工封装描述0.150 INCH, 绿色, 塑料, MO-137AD, SSOP-20
无铅Yes
欧盟RoHS规范Yes
中国RoHS规范Yes
状态ACTIVE
包装形状矩形的
包装尺寸SMALL OUTLINE, SHRINK PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.6350 mm
端子涂层镍 钯 金
端子位置
包装材料塑料/环氧树脂
温度等级其他
不同的输出频率33.8688; 27.27; 24.576
微处理器类型视频时钟发生器
最大FCLK输出频率36.86 MHz
额定主时钟晶体频率27 mHz

文档预览

下载PDF文档
PLL1705
PLL1706
SLES046A – AUGUST 2002 – REVISED SEPTEMBER 2002
3.3-V DUAL PLL MULTICLOCK GENERATOR
FEATURES
D
27-MHz Master Clock Input
D
Generated Audio System Clock:
– SCKO0: 768 f
S
(f
S
= 44.1 kHz)
– SCKO1: 384 f
S
, 768 f
S
(f
S
= 44.1 kHz)
– SCKO2: 256 f
S
(f
S
= 32, 44.1, 48, 64, 88.2,
96 kHz)
– SCKO3: 384 f
S
(f
S
= 32, 44.1, 48, 64, 88.2,
96 kHz)
APPLICATIONS
D
DVD Players
D
DVD Add-On Cards for Multimedia PCs
D
Digital HDTV Systems
D
Set-Top Boxes
DESCRIPTION
The PLL1705
and PLL1706
are low cost, phase-locked
loop (PLL) multiclock generators. The PLL1705 and
PLL1706 can generate four system clocks from a 27-MHz
reference input frequency. The clock outputs of the
PLL1705 can be controlled by sampling frequency-control
pins and those of the PLL1706 can be controlled through
serial-mode control pins. The device gives customers both
cost and space savings by eliminating external
components and enables customers to achieve the very
low-jitter performance needed for high performance audio
DACs and/or ADCs. The PLL1705 and PLL1706 are ideal
for MPEG-2 applications which use a 27-MHz master
clock such as DVD players, DVD add-on cards for
multimedia PCs, digital HDTV systems, and set-top
boxes.
D
Zero PPM Error Output Clocks
D
Low Clock Jitter: 50 ps (Typical)
D
Multiple Sampling Frequencies:
– f
S
= 32, 44.1, 48, 64, 88.2, 96 kHz
D
3.3-V Single Power Supply
D
PLL1705: Parallel Control
PLL1706: Serial Control
D
Package: 20-Pin SSOP (150 mil), Lead-Free
Product
FUNCTIONAL BLOCK DIAGRAM
(ML)
SR
(MC)
FS2
(MD)
FS1
CSEL
VCC AGND VDD1–3 DGND1–3
Mode Control Interface
Reset
PLL2
XT1
OSC
XT2
PLL1
Power Supply
Divider
Divider
Divider
( ): PLL1706
MCKO1
MCKO2
SCKO0
SCKO1
SCKO2
SCKO3
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments
semiconductor products and disclaimers thereto appears at the end of this data sheet.
†The PLL1705 and PLL1706 use the same die and they are electrically identical except for mode control.
PRODUCTION DATA information is current as of publication date. Products
conform to specifications per the terms of Texas Instruments standard warranty.
Production processing does not necessarily include testing of all parameters.
Copyright
2002, Texas Instruments Incorporated

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 341  746  1223  2036  1944  43  32  55  50  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved