电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PLL500-17DCR

产品描述Low Phase Noise VCXO (17MHz to 36MHz)
文件大小206KB,共6页
制造商PLL (PhaseLink Corporation)
下载文档 全文预览

PLL500-17DCR概述

Low Phase Noise VCXO (17MHz to 36MHz)

文档预览

下载PDF文档
PLL500-17
Low Phase Noise VCXO (17MHz to 36MHz)
FEATURES
VCXO output for the 17MHz to 36MHz range
Low phase noise (-130 dBc @ 10kHz offset at
35.328MHz).
CMOS output with OE tri-state control.
17 to 36MHz fundamental crystal input.
Integrated high linearity variable capacitors.
12mA drive capability at TTL output.
+/- 150 ppm pull range, max 5% (typ.) linearity.
Low jitter (RMS): 2.5ps period jitter.
2.5 to 3.3V operation.
Available in 8-Pin SOIC, 6-pin SOT23
GREEN/
RoHS compliant packages, or DIE.
PIN CONFIGURATION
XIN
VDD*
VCON
GND
1
2
3
4
8
7
6
5
XOUT
OE^
VDD*
CLK
SOIC-8
PLL500-17
1
2
3
6
5
4
XOUT
GND
XIN
VDD
VCON
P500-17
DESCRIPTION
The PLL500-17 is a low cost, high performance and
low phase noise VCXO for the 17 to 36MHz range,
providing less than -130dBc at 10kHz offset at
35.328MHz. The very low jitter (2.5 ps RMS period
jitter) makes this chip ideal for applications requiring
voltage controlled frequency sources. Input crystal
can range from 17 to 36MHz (fundamental resonant
mode).
CLK
SOT23-6
^: Denotes internal Pull-up
*: Only one VDD pin needs to be connected
BLOCK DIAGRAM
XIN
XOUT
XTAL
OSC
VARICAP
CLK
OE
VCON
47745 Fremont Blvd., Fremont, California 94538 Tel (510) 492-0990 Fax (510) 492-0991
www.phaselink.com
Rev 09/08/06 Page 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2624  2370  16  221  1412  53  48  1  5  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved