电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MC88915TFN160R2

产品描述88915 SERIES, PLL BASED CLOCK DRIVER, 7 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PQCC28, PLASTIC, LCC-28
产品类别逻辑   
文件大小287KB,共13页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

MC88915TFN160R2概述

88915 SERIES, PLL BASED CLOCK DRIVER, 7 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PQCC28, PLASTIC, LCC-28

MC88915TFN160R2规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称NXP(恩智浦)
零件包装代码QLCC
包装说明QCCJ,
针数28
Reach Compliance Codenot_compliant
Is SamacsysN
其他特性MULTIPLE SELECTABLE FREQUENCY RELATIONS FOR THE CLOCK O/PS; O/P FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F
系列88915
输入调节MUX
JESD-30 代码S-PQCC-J28
JESD-609代码e0
长度11.505 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
湿度敏感等级1
功能数量1
反相输出次数1
端子数量28
实输出次数7
最高工作温度70 °C
最低工作温度
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)220
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.75 ns
座面最大高度4.57 mm
最大供电电压 (Vsup)5.25 V
最小供电电压 (Vsup)4.75 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.505 mm
最小 fmax160 MHz
Base Number Matches1

文档预览

下载PDF文档
MOTOROLA
Freescale Semiconductor, Inc.
SEMICONDUCTOR TECHNICAL DATA
Low Skew CMOS PLL Clock
Driver
The MC88915 Clock Driver utilizes phase–locked loop
technology to lock its low skew outputs’ frequency and phase
onto an input reference clock. It is designed to provide clock
distribution for high performance PC’s and workstations.
The PLL allows the high current, low skew outputs to lock
onto a single clock input and distribute it with essentially zero
delay to multiple components on a board. The PLL also allows
the MC88915 to multiply a low frequency input clock and
distribute it locally at a higher (2X) system frequency. Multiple
88915’s can lock onto a single reference clock, which is ideal
for applications when a central system clock must be
distributed synchronously to multiple boards (see Figure 7).
Five “Q” outputs (QO–Q4) are provided with less than 500
ps skew between their rising edges. The Q5 output is inverted
(180° phase shift) from the “Q” outputs. The 2X_Q output runs
at twice the “Q” output frequency, while the Q/2 runs at 1/2 the
“Q” frequency.
The VCO is designed to run optimally between 20 MHz and
the 2X_Q Fmax specification. The wiring diagrams in Figure 5
detail the different feedback configurations which create
specific input/output frequency relationships. Possible
frequency ratios of the “Q” outputs to the SYNC input are 2:1,
1:1, and 1:2.
The FREQ_SEL pin provides one bit programmable
divide–by in the feedback path of the PLL. It selects between
divide–by–1 and divide–by–2 of the VCO before its signal
reaches the internal clock distribution section of the chip (see
the block diagram on page 2). In most applications
FREQ_SEL should be held high (÷1). If a low frequency
reference clock input is used, holding FREQ_SEL low (÷2) will
allow the VCO to run in its optimal range (>20 MHz).
In normal phase–locked operation the PLL_EN pin is held
high. Pulling the PLL_EN pin low disables the VCO and puts
the 88915 in a static “test mode”. In this mode there is no
frequency limitation on the input clock, which is necessary for
a low frequency board test environment. The second SYNC
input can be used as a test clock input to further simplify
board–level testing (see detailed description on page 11).
A lock indicator output (LOCK) will go high when the loop is
in steady–state phase and frequency lock. The LOCK output
will go low if phase–lock is lost or when the PLL_EN pin is low.
Under certain conditions the lock output may remain low, even
though the part is phase–locked. Therefore the LOCK output
signal should not be used to drive any active circuitry; it should
be used for passive monitoring or evaluation purposes only.
Yield Surface Modeling and YSM are trademarks of Motorola, Inc.
1/97
MC88915
Features
Five Outputs (QO–Q4) with Output–Output Skew < 500
ps each being phase and frequency locked to the SYNC
input
The phase variation from part–to–part between the SYNC
and FEEDBACK inputs is less than 550 ps (derived from
the tPD specification, which defines the part–to–part
skew)
Freescale Semiconductor, Inc...
Input/Output phase–locked frequency ratios of 1:2, 1:1,
and 2:1 are available
Input frequency range from 5MHz – 2X_Q FMAX spec
Additional outputs available at 2X and +2 the system “Q”
frequency. Also a Q (180° phase shift) output available
All outputs have
±36
mA drive (equal high and low) at
CMOS levels, and can drive either CMOS or TTL inputs.
All inputs are TTL–level compatible
Test Mode pin (PLL_EN) provided for low frequency
testing. Two selectable CLOCK inputs for test or
redundancy purposes
RST
4
FEEDBACK
REF_SEL
SYNC[0]
VCC(AN)
RC1
GND(AN)
SYNC[1]
5
6
7
8
9
10
11
12
FREQ_SEL
13
GND
14
Q0
15
VCC
16
Q1
17
GND
18
PLL_EN
VCC
3
Q5
2
GND
1
Q4
28
VCC
27
2X_Q
26
25
24
23
22
21
20
19
Q/2
GND
Q3
VCC
Q2
GND
LOCK
28–Lead Pinout
(Top View)
FN SUFFIX
PLASTIC PLCC
CASE 776–02
ORDERING INFORMATION
MC88915FN55 PLCC
MC88915FN70 PLCC
©
Motorola, Inc. 1997
For More Information On This Product,
REV 4
1
Go to: www.freescale.com

MC88915TFN160R2相似产品对比

MC88915TFN160R2 MC88915TFN133R2 MC88915TFN55R2 MC88915FN70 MC88915FN55
描述 88915 SERIES, PLL BASED CLOCK DRIVER, 7 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PQCC28, PLASTIC, LCC-28 88915 SERIES, PLL BASED CLOCK DRIVER, 7 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PQCC28, PLASTIC, LCC-28 IC,1:8 OUTPUT,CMOS,LDCC,28PIN,PLASTIC IC,1:8 OUTPUT,CMOS,LDCC,28PIN,PLASTIC 88915 SERIES, PLL BASED CLOCK DRIVER, 7 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PQCC28, PLASTIC, LCC-28
是否无铅 含铅 含铅 含铅 含铅 含铅
是否Rohs认证 不符合 不符合 不符合 不符合 不符合
零件包装代码 QLCC QLCC QLCC QLCC QLCC
包装说明 QCCJ, QCCJ, QCCJ, LDCC28,.5SQ QCCJ, LDCC28,.5SQ QCCJ, LDCC28,.5SQ
针数 28 28 28 28 28
Reach Compliance Code not_compliant not_compliant not_compliant not_compliant not_compliant
其他特性 MULTIPLE SELECTABLE FREQUENCY RELATIONS FOR THE CLOCK O/PS; O/P FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F MULTIPLE SELECTABLE FREQUENCY RELATIONS FOR THE CLOCK O/PS; O/P FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F MULTIPLE SELECTABLE FREQUENCY RELATIONS FOR THE CLOCK O/PS; O/P FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F MULTIPLE SELECTABLE FREQUENCY RELATIONS FOR THE CLOCK O/PS; O/P FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F MULTIPLE SELECTABLE FREQUENCY RELATIONS FOR THE CLOCK O/PS; O/P FREQUENCY RATIOS ARE 0.5F/1.0F/2.0F
系列 88915 88915 88915 88915 88915
输入调节 MUX MUX MUX MUX MUX
JESD-30 代码 S-PQCC-J28 S-PQCC-J28 S-PQCC-J28 S-PQCC-J28 S-PQCC-J28
JESD-609代码 e0 e0 e0 e0 e0
长度 11.505 mm 11.505 mm 11.505 mm 11.505 mm 11.505 mm
逻辑集成电路类型 PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER PLL BASED CLOCK DRIVER
湿度敏感等级 1 1 1 1 1
功能数量 1 1 1 1 1
反相输出次数 1 1 1 1 1
端子数量 28 28 28 28 28
实输出次数 7 7 7 7 7
最高工作温度 70 °C 85 °C 85 °C 70 °C 70 °C
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCJ QCCJ QCCJ QCCJ QCCJ
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER CHIP CARRIER CHIP CARRIER CHIP CARRIER CHIP CARRIER
峰值回流温度(摄氏度) 220 220 220 220 220
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
Same Edge Skew-Max(tskwd) 0.75 ns 0.75 ns 0.75 ns 0.75 ns 0.75 ns
座面最大高度 4.57 mm 4.57 mm 4.57 mm 4.57 mm 4.57 mm
最大供电电压 (Vsup) 5.25 V 5.25 V 5.25 V 5.25 V 5.25 V
最小供电电压 (Vsup) 4.75 V 4.75 V 4.75 V 4.75 V 4.75 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V 5 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 COMMERCIAL INDUSTRIAL INDUSTRIAL COMMERCIAL COMMERCIAL
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 J BEND J BEND J BEND J BEND J BEND
端子节距 1.27 mm 1.27 mm 1.27 mm 1.27 mm 1.27 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 30 30 30 30 30
宽度 11.505 mm 11.505 mm 11.505 mm 11.505 mm 11.505 mm
最小 fmax 160 MHz 133 MHz 55 MHz 70 MHz 55 MHz
厂商名称 NXP(恩智浦) NXP(恩智浦) - NXP(恩智浦) NXP(恩智浦)
输出特性 3-STATE 3-STATE 3-STATE - -
Base Number Matches 1 1 1 - -
最大I(ol) - - 0.036 A 0.036 A 0.036 A
封装等效代码 - - LDCC28,.5SQ LDCC28,.5SQ LDCC28,.5SQ
电源 - - 5 V 5 V 5 V
驱动库用户指南
驱动库用户指南...
yuhua8688 微控制器 MCU
【lpc54100】无线串口调试系统
先上视频: http://v.youku.com/v_show/id_XOTM1MTIwMjg4.html 194789 上位机截图194790Lpc54100与nrf24l01以及mpu9250连接图194791无线串口上位机接收端硬件连接图视屏中是用的lpc541 ......
lb8820265 NXP MCU
NE5532的电源选择
我们打算设计一个小音响,功放采用tpa3118d2,分频电路采用ne5532。功放的最大使用功率大概设置在15W到20W之间。现在NE5532需要使用正负15V来供电,求推荐一款电源。因为设计的需求,我们没有打 ......
麻袋 模拟与混合信号
凌特又推出18节电池的电池组监视器新品LTC6813
之前凌特推出的LTC6811一块芯片也只能监测12节单体锂电池,现在的LTC6813终于可以监测18节了。为了bms设计速度更快,质量更好,一直在关注凌特家的新产品,下面看看新品芯片LTC6813的特点。 ......
alan000345 汽车电子
大家有没有遇到过:手一摸单片机就死机
如题。说说你又是如何解决的吧?...
banana 单片机

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1313  1564  2309  1387  550  27  32  47  28  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved