电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3577SA80BGG

产品描述Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, ROHS COMPLIANT, BGA-119
产品类别存储    存储   
文件大小626KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3577SA80BGG概述

Cache SRAM, 128KX36, 8ns, CMOS, PBGA119, ROHS COMPLIANT, BGA-119

71V3577SA80BGG规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码BGA
包装说明ROHS COMPLIANT, BGA-119
针数119
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
Is SamacsysN
最长访问时间8 ns
其他特性FLOW THROUGH ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量119
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
认证状态Not Qualified
座面最大高度2.36 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2004 Integrated Device Technology, Inc.
FEBRUARY
2009
DSC-5280/08
5280 tbl 01
G2231多功能电子时钟的问题
我找到这个,这不需要其他元件就能简单弄出多功能时钟: http://www.simpleavr.com/msp430-projects/3p4w-clock 他提供C语言程式档,ELF档案,TXT档案.. 我用CCS5烧录C语言,但都会出现语 ......
like80902 微控制器 MCU
求解!!!
#define PA_0 (*(u32 *)(0x42000000 + 0x1080c*32 + 0 * 4)) #define PB_0 (*(u32 *)(0x42000000 + 0x10c0c*32 + 0 * 4)) #define PC_0 (*(u32 *)(0x42000000 + 0x1100c*32 + 0 * 4)) #de ......
a271543008 stm32/stm8
RCC电源,麻烦版主和各位前辈帮分析下现象,谢谢
各位鸡年大吉。我最近想玩一下RCC电源。发现有两种RCC的基本拓扑,一种是需要启动电阻的,另外一种则不需要启动电阻,直接将反馈绕组接电源然后串电阻和二极管接到基极。我先从后者开始入手。现 ......
jonny0811 电源技术
【参与有奖】无创想,不奇迹系列主题三:如何让机器自我诊断故障,向你“预警”?
关于无创想,不奇迹 从前日子总是很慢,纵使从驿站快马到电报电话,离别依然让无法触及的距离肆虐着我们的思念。而现在,海底光缆推动世界互联,南北半球的思念也不过是一个视频的距离。你是 ......
EEWORLD社区 综合技术交流
世界性的难题?大家有办法吗
世界性的难题?大家有办法吗有一仪表用LCD显示的,大家有没有办法将LCD的COM 和SEG通过其他的方式显示出来。在他原有的基础上用LED显示呢?也就是现在知道COM与SEG的波形,能不能用LED显示呢? ......
anxiangbo 单片机
ADS编译问题
ADS编译问题: 我定义了一个中断函数 void __irq time0Up(void); 编译是报错如下:__irq FUNCTION need no argument and no return 这是为什么呢?...
lifengyunwan 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1331  1775  2836  2294  2049  26  9  11  31  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved