电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HV5408PG-B-G

产品描述输出类型:推挽式 逻辑电路的归属系列:- 逻辑类型:移位寄存器 元件数:1 每元件位数:32
产品类别模拟混合信号IC    驱动程序和接口   
文件大小868KB,共12页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

HV5408PG-B-G在线购买

供应商 器件名称 价格 最低购买 库存  
HV5408PG-B-G - - 点击查看 点击购买

HV5408PG-B-G概述

输出类型:推挽式 逻辑电路的归属系列:- 逻辑类型:移位寄存器 元件数:1 每元件位数:32

HV5408PG-B-G规格参数

参数名称属性值
是否Rohs认证符合
包装说明QFP,
Reach Compliance Codecompliant
ECCN代码EAR99
Factory Lead Time19 weeks
数据输入模式SERIAL
显示模式SEGMENT
接口集成电路类型AC PLASMA DISPLAY DRIVER
JESD-30 代码S-PQFP-G44
JESD-609代码e3
长度10 mm
复用显示功能NO
功能数量1
区段数32
端子数量44
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度2.35 mm
最大供电电压13.2 V
最小供电电压10.8 V
标称供电电压12 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式GULL WING
端子节距0.8 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10 mm
最小 fmax8 MHz
Base Number Matches1

文档预览

下载PDF文档
Supertex inc.
32-Channel Serial to Parallel Converter
With High Voltage Push-Pull Outputs
HV5408B
Features
Processed with HVCMOS
®
technology
Low power level shifting
SOURCE/SINK current minimum 20mA
Shift register speed 8.0MHz
Latched data outputs
CMOS compatible inputs
Forward and reverse shifting options
Diode to VPP allows efficient power recovery
General Description
The HV5408B is a low voltage serial to high voltage parallel
converter with push-pull outputs. This device has been designed
for use as a driver for AC-electroluminescent displays. It can also
be used in any application requiring multiple output high voltage
current sourcing and sinking capabilities, such as driving plasma
panels, vacuum fluorescent, or large matrix LCD displays.
The HV5408B consists of a 32-bit shift register, 32 latches, and
control logic to enable outputs. Q1 is connected to the first stage
of the shift register through the Output Enable logic. Data is shifted
through the shift register on the low to high transition of the clock.
When viewed from the top of the package, the HV5408B shifts in
the counter-clockwise direction. A data output buffer is provided
for cascading devices. This output reflects the current status of
the last bit of the shift register (32). Operation of the shift register
is not affected by the LE (latch enable) or the OE (output enable)
inputs. Transfer of data from the shift register to the latch occurs
when the LE input is high. The data in the latch is retained when
LE is low.
Typical Application Circuit
VDD
DATA
INPUT
CLK
VPP
HV
OUT
1
Low Voltage
High Voltage
Level
Translators
&
Push-Pull
Output
Buffers
Columns
Micro
Processor
LE
OE
Shift Register
Latches
Output Contr.
Row
Driver
DATA
OUT
HV
OUT
32
Supertex HV5408B
Data Input for cascading the next HV5408B
Display
Panel
Supertex inc.
1235 Bordeaux Drive, Sunnyvale, CA 94089
Tel: 408-222-8888
www.supertex.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 686  2395  1282  1589  1616  40  37  51  54  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved