电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3556S200PF9

产品描述ZBT SRAM, 128KX36, 3.2ns, CMOS, PQFP100, PLASTIC, TQFP-100
产品类别存储   
文件大小499KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V3556S200PF9概述

ZBT SRAM, 128KX36, 3.2ns, CMOS, PQFP100, PLASTIC, TQFP-100

IDT71V3556S200PF9规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
Is SamacsysN
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71V3556S
IDT71V3558S
IDT71V3556SA
IDT71V3558SA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
x
x
x
x
x
x
x
x
x
x
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance b urst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2002
1
©2002 Integrated Device Technology, Inc.
DSC-5281/07
2015-11-26_TI MCU与无线连接研讨会
2015年11月26日,美国德州仪器公司(TI)在深圳华侨城洲际大酒店隆重召开了2015 TI MCU 与无线连接技术研讨会,会议展示了TI在最新的MCU产品与无线连接产品,包括新一代的MSP432系列MCU,无线连 ......
mars4zhu 综合技术交流
高频非接触智能卡终端创意进度帖
抱歉,最近刚忙完omapl138的264编码项目,准备贴程序!...
gxliu08 瑞萨MCU/MPU
如何使TI 15.4-Stack支持470M频段
TI 15.4-Stack 是 IEEE 802.15.4e/g 射频通信堆栈。它是 SimpleLink CC13xx/CC26x2 软件开发套件 (SDK) 的主要部分,可以针对低于 1GHz 应用或 2.4GHz 应用为星形拓扑网络提供支持。TI 15.4-Sta ......
fish001 无线连接
关于汽车电子测试的一个问题
小弟正在做一个汽车方面的测试,现在遇到的问题是要如何模拟电池(铅酸电池)的动态特性?由于电池具有不同的内阻,通过电池为器件供电时,将在电池内阻上产生电压降。而可充电铅酸电池的典型内 ......
feaeaw 汽车电子
晒WEBENCH设计的过程+简单的5V至3.3V DCDC转换器设计
一、在设计之前首先确定要设计什么,由于现在主流的单片机等集成芯片已经采用了3.3V或者更低的电源电压,原来流行的5V供电已经不能满足这些方面的需求,因此本次设计内容为设计一个将容易得到的 ......
bobde163 模拟与混合信号
磁性应用技术讲座Ⅱ高频磁性测量
磁性应用技术讲座Ⅱ高频磁性测量Appliedmagnetics2 电子装置小型化、高速化、多功能化是随着元器件的集成化、混合集成化和工作频率高频化,以及支持它们的微细加工技术、表面安装技术的进 ......
fighting 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2873  2905  25  2039  2370  36  21  25  3  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved