电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V2557S80PFI9

产品描述ZBT SRAM, 128KX36, 8ns, CMOS, PQFP100, PLASTIC, TQFP-100
产品类别存储   
文件大小993KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V2557S80PFI9概述

ZBT SRAM, 128KX36, 8ns, CMOS, PQFP100, PLASTIC, TQFP-100

IDT71V2557S80PFI9规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Is SamacsysN
最长访问时间8 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度4718592 bit
内存集成电路类型ZBT SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18,
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter,
Flow-Through Outputs
x
x
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
BW
Three chip enables for simple depth expansion
3.3V power supply (±5%), 2.5V (±5%)I/O Supply (V
DDQ
)
Optional-Boundary Scan JTAG Interface (IEEE 1149.1
complaint)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
IDT71V2557S
IDT71V2559S
IDT71V2557SA
IDT71V2559SA
x
x
x
x
x
x
x
x
x
Description
The IDT71V2557/59 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMs organized as 128K x 36 / 256K x 18. They are
designed to eliminate dead bus cycles when turning the bus around
between reads and writes, or writes and reads. Thus they have been
given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one clock
cycle, and on the next clock cycle the associated data cycle occurs, be
it read or write.
The IDT71V2557/59 contain address, data-in and control signal
registers. The outputs are flow-through (no output data register). Output
enable is the only asynchronous signal and can be used to disable the
outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2557/59
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three is not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state one cycle after the chip is deselected or a write
is initiated.
The IDT71V2557/59 have an on-chip burst counter. In the burst
mode, the IDT71V2557/59 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst
counter (ADV/LD = HIGH).
The IDT71V2557/59 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball
grid array (BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
1
©2004 Integrated Device Technology, Inc.
OCTOBER 2004
DSC-4878/07
4878 tbl 01
IIC絮语:简单实用是永远的主题
在今年的iic北京站,给我留下最深刻影响的当属以“USB-made-easy”为口号的飞特帝亚(FTDI)。据家号称自己是全球USB桥接器芯片领导厂商的英商介绍采用自己的芯片让你不懂USB,也能在嵌入式设计 ......
呱呱 单片机
【问题征集】大学生美国TI行,你问我送礼!
11月26日大学生TI杯优秀队伍将参观TI位于美国达拉斯的总部以及位于硅谷的斯坦福大学。关于他们的本次美国之行,你是不是有很多问题想要提贴出来呢?我们将会从大家的回复中整理,凡是被采纳 ......
EEWORLD社区 电子竞赛
【读书月】读一本RT-Thread技术好书,写下你的读书笔记
读一本好书,留下一份感悟。EEWORLD论坛和RT-Thead物联网操作系统邀请大家一起来读好书,畅游RT-Thread知识海洋,了解学习RT-Thread物联网操作系统,写下你的读书笔记啦~ 想要学习RT-Thread物 ......
okhxyyo 实时操作系统RTOS
用什么代码可以设置wince的系统时间?
用vs2005来开发wince程序,如何设置wince的系统时间?...
lenggu 嵌入式系统
「转」科技毁了我们的生活?
转自:http://toutiao.com/a4604927278/ http://p2.pstatp.com/large/5319/5613242647总感觉90年代仿佛就在昨天,但其实现在距离1995年已经有20年了。智能手机和移动互联网自露 ......
dcexpert 聊聊、笑笑、闹闹
推荐:ARM/Linux/WinCE讲座(上海)
7月21日,在上海城市管理学院1号楼6楼多功能会议厅(进门直走50米即到)举办。 三个专题: 最新ARM技术和嵌入式技术发展动态(ARM中国技术营销经理费浙平主讲) 嵌入 ......
yellowbo Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 441  240  553  994  2780  50  48  24  21  5 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved