电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

BU-61581S1-110S

产品描述Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQIP70, 1.900 X 1 INCH, 0.165 INCH HEIGHT, LOW PROFILE, CERAMIC, DIP-70
产品类别微控制器和处理器   
文件大小298KB,共44页
制造商Data Device Corporation
下载文档 详细参数 全文预览

BU-61581S1-110S概述

Mil-Std-1553 Controller, 2 Channel(s), 0.125MBps, CMOS, CQIP70, 1.900 X 1 INCH, 0.165 INCH HEIGHT, LOW PROFILE, CERAMIC, DIP-70

BU-61581S1-110S规格参数

参数名称属性值
厂商名称Data Device Corporation
零件包装代码QIP
包装说明QIP,
针数70
Reach Compliance Codecompliant
Is SamacsysN
地址总线宽度16
边界扫描NO
最大时钟频率16 MHz
通信协议MIL-STD-1553A; MIL-STD-1553B
数据编码/解码方法BIPH-LEVEL(MANCHESTER)
最大数据传输速率0.125 MBps
外部数据总线宽度16
JESD-30 代码R-CQIP-P70
JESD-609代码e4
长度48.26 mm
低功率模式NO
串行 I/O 数2
端子数量70
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QIP
封装形状RECTANGULAR
封装形式IN-LINE
认证状态Not Qualified
筛选级别MIL-PRF-38534
座面最大高度4.191 mm
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式PIN/PEG
端子节距2.54 mm
端子位置QUAD
宽度25.4 mm
uPs/uCs/外围集成电路类型SERIAL IO/COMMUNICATION CONTROLLER, MIL-STD-1553
Base Number Matches1

文档预览

下载PDF文档
BU-65170/61580 and BU-61585
MIL-STD-1553A/B NOTICE 2 RT and BC/RT/MT,
ADVANCED COMMUNICATION ENGINE (ACE)
ACE User’s Guide
Also Available
DESCRIPTION
DDC's BU-65170, BU-61580 and
BU-61585 Bus Controller / Remote
Terminal
/
Monitor
Terminal
(BC/RT/MT)
A d v a n c e d
Communication Engine (ACE) termi-
nals comprise a complete integrated
interface between a host processor
and a MIL-STD-1553 A and B or
STANAG 3838 bus.
The ACE series is packaged in a 1.9 -
square-inch, 70-pin, low-profile,
cofired MultiChip Module (MCM)
ceramic package that is well suited for
applications with stringent height
requirements.
The BU-61585 ACE integrates dual
transceiver, protocol, memory man-
agement, processor interface logic,
and a total of 12K words of RAM in a
choice of DIP or flat pack packages.
The BU-61585 requires +5 V power
and either -15 V or -12 V power.
The BU-61585 internal RAM can be
configured as 12K x 16 or 8K x 17.
The 8K x 17 RAM feature provides
capability for memory integrity check-
ing by implementing RAM parity gen-
eration and verification on all access-
es. To minimize board space and
“glue” logic, the ACE provides ultimate
flexibility in interfacing to a host
processor and internal/external RAM.
The advanced functional architecture
of the ACE terminals provides soft-
ware
compatibility
to
DDC's
Advanced Integrated Multiplexer (AIM)
series hybrids, while incorporating a
multiplicity of architectural enhance-
ments. It allows flexible operation
while off-loading the host processor,
ensuring data sample consistency,
and supports bulk data transfers.
The ACE hybrids may be operated at
either 12 or 16 MHz. Wire bond
options allow for programmable RT
address (hardwired is standard) and
external transmitter inhibit inputs.
FEATURES
Fully Integrated MIL-STD-1553
Interface Terminal
Interface
Flexible Processor/Memory
Standard 4K x 16 RAM and
Optional RAM Parity
Optional 12K x 16 or 8K x 17 RAM
Available
Generation/Checking
Automatic BC Retries
Programmable BC Gap Times
BC Frame Auto-Repeat
Flexible RT Data Buffering
Programmable Illegalization
Selective Message Monitor
Simultaneous RT/Monitor Mode
TX/RX_A
SHARED
RAM
CH. A
TRANSCEIVER
A
DATA
BUFFERS
PROCESSOR
DATA BUS
*
TX/RX_A
DATA BUS
DUAL
ENCODER/DECODER,
MULTIPROTOCOL
AND
MEMORY
MANAGEMENT
D15-D0
TX/RX_B
ADDRESS BUS
ADDRESS
BUFFERS
A15-A0
PROCESSOR
ADDRESS BUS
CH. B
TRANSCEIVER
B
TX/RX_B
PROCESSOR
AND
MEMORY
INTERFACE
LOGIC
TRANSPARENT/BUFFERED, STRBD, SELECT,
RD/WR, MEM/REG, TRIGGER_SEL/MEMENA-IN,
MSB/LSB/DTGRT
IOEN, MEMENA-OUT, READYD
ADDR_LAT/MEMOE, ZERO_WAIT/MEMWR,
8/16-BIT/DTREQ, POLARITY_SEL/DTACK
INT
PROCESSOR
AND
MEMORY
CONTROL
INTERRUPT
REQUEST
RT ADDRESS
RTAD4-RTAD0, RTADP
INCMD
MISCELLANEOUS
CLK_IN, TAG_CLK,
MSTCLR,SSFLAG/EXT_TRG
* SEE ORDERING INFORMATION FOR AVAILABLE MEMORY
FIGURE 1. ACE BLOCK DIAGRAM
©
1992, 1999 Data Device Corporation
编译一段代码,总是提示如下错误,什么原因呢,请指教
本帖最后由 快奔死了 于 2017-8-9 09:16 编辑 出错代码:#ifndef __ADCDRV2_H__ #define __ADCDRV2_H__ #define NUMSAMP 80 // NUMSAMP...
快奔死了 51单片机
DSP的中频电源的电路(硬件)实现
1 概述   中频电源一般指输出频率为中频(常用的为400 Hz)的单相或者三相变频电源,广泛应用于航空航天、舰船、机车、感应加热以及雷达、通信交换机等设备中。作为一种电源变换装置,它必 ......
Jacktang DSP 与 ARM 处理器
纳尼?英特尔侵犯中科院FinFET专利被告了
据国家知识产权局专利复审委员会消息,其审理了201110240931.5(“FinFET专利”)发明专利的无效申请。无效申请的请求人是Intel(中国)有限公司,而专利权人为中国科学院微电子研究 ......
eric_wang 聊聊、笑笑、闹闹
BSP下为什么有的驱动在在PB的Catalog Item View 选择啊
BSP下为什么有的驱动在在PB的Catalog Item View 选择啊, 比如我用WinCE 6自带的Device Emulator 的BSP, 发现如果定制一个PDA设备,可以选择Battry Driver,如果选择定制一个smart phone设 ......
tvee 嵌入式系统
关于高效实时操作系统原理以及实践的书
高效实时操作系统原理以及实践 大致具体的书的内容:(初定义,会不定时修改)1 raw os基于vc++ 的仿真模拟环境Vc 仿真有什么好处?运行一些具体的实例。(lwip 协议栈, ucgui) 2 RTOS 原理前后 ......
jorya_txj 嵌入式系统
会汇编的大侠救救命啊!求动态称重的汇编程序
基于8051的轨道车辆动态称重系统,自己做了硬件,汇编的软件是在不会做,有人能帮忙么?有偿 急! 请联系QQ:287039992:Cry:...
rukia324 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 675  1999  1127  664  1526  14  41  23  31  45 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved