电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R042293VZA

产品描述Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484
产品类别可编程逻辑器件    可编程逻辑   
文件大小928KB,共38页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962R042293VZA概述

Field Programmable Gate Array, 1536 CLBs, 320640 Gates, CMOS, CBGA484, CERAMIC, LGA-484

5962R042293VZA规格参数

参数名称属性值
零件包装代码LGA
包装说明LGA,
针数484
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CBGA-N484
JESD-609代码e0
长度29 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量484
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码LGA
封装形状SQUARE
封装形式GRID ARRAY
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度2.95 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式NO LEAD
端子节距1.27 mm
端子位置BOTTOM
总剂量100k Rad(Si) V
宽度29 mm

文档预览

下载PDF文档
Standard Products
RadHard Eclipse FPGA Family (6250 and 6325)
Advanced Data Sheet
June 16, 2006
www.aeroflex.com/RadHardFPGA
FEATURES
0.25µm, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
150 MHz 16-bit counters, 150 MHz datapaths, 60+ MHz
FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 usable system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Radiation-hardened design; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: >120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadHard SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with 100% utilization and 100% user fixed
I/O
Variable-grain logic cells provide high performance and
100% utilization
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, and
484 CLGA,208 PQFP, 280 PBGA, 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML qualified
INTRODUCTION
The RadHard Eclipse Field Programmable Gate Array Family
(FPGA) offers up to 320,000 usable system gates including
Dual-Port RadHard SRAM modules. It is fabricated on 0.25µm
five-layer metal ViaLink CMOS process and contains a
maximum of 1,536 logic cells and 24 dual-port RadHard SRAM
modules (see Figure 1 Block Diagram). Each RAM module has
2,304 RAM bits, for a maximum total of 55,300 bits. Please
reference product family comparison chart on page 2.
RAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). The RadHard Eclipse FPGA is available
in a 208-pin Cerquad Flatpack, allowing access to 99
bidirectional signal I/O, 1 dedicated clock, 8 programmable
clocks and 16 high drive inputs. Other package options include
a 288 CQFP, 484 CCGA and a 484 CLGA.
Designers can cascade multiple RAM modules to increase the
depth or width allowed in single modules by connecting
corresponding address lines together and dividing the words
between modules (see Figure 3). This approach allows a variety
of address depths and word widths to be tailored to a specific
application.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
关于三极管能够实现电流放大的实质
理解晶体三极管工作原理的关键难点在哪里? 简单地说,难点在于集电结,在于集电结为什么会反向导通? 集电结反向导通,这严重违反了人们对PN结性质的一般性认识。对于这一问题能否正确 ......
pvnana 模拟电子
串联型正负可调双稳压电源 课程设计
要求设计 串联型正负可调双稳压电源 用protel99 se 仿真制作出电路图及模版电路 附带使用说明 用散装元件 制作 自己顶了 附件有电路图及仿真图 ...
yuyu391 电源技术
一种新型433M无线传感自组网--spidermesh
Spidermesh 是一个无线自组网系统,一个低功耗、小 功率(无线发射功率10毫瓦)、短距离(节点间30-70m )、短数据(小于50字节)无线传感网络系统。它的无 线工作频段首选433MHz,所有无线 ......
spidermesh 无线连接
54XX-2
CCS2.0运行后,5416自动将MP/MC改为了\'1\'(硬件接0),每次加载都要先手动改过,而且F5运行后尚没到MAIN程序就跑飞了,再看MP/MC又被改为1了,不知如何设置才能不用每次都要手动改变....
gouri 微控制器 MCU
AD8367
有个问题求助大家,我按照AD8367的芯片手册接的电路图,可是不能放大,一接信号就自激了,电路图如下: file:///C:\Users\kinglucifun\AppData\Roaming\Tencent\Users\1422150710\QQ\WinTe ......
kinglucifun ADI 工业技术
關於lwip upload file問題
请问各位前辈,lm3s9d92如何经过lwip进行upload file谢谢...
keikoss 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2472  387  220  1474  2643  31  56  41  24  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved