电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PHT2010Y2083WNTA

产品描述Fixed Resistor, Thin Film, 0.2W, 208000ohm, 300V, 0.05% +/-Tol, 15ppm/Cel, Surface Mount, 2010, CHIP
产品类别无源元件    电阻器   
文件大小117KB,共6页
制造商Vishay(威世)
官网地址http://www.vishay.com
标准
下载文档 详细参数 全文预览

PHT2010Y2083WNTA概述

Fixed Resistor, Thin Film, 0.2W, 208000ohm, 300V, 0.05% +/-Tol, 15ppm/Cel, Surface Mount, 2010, CHIP

PHT2010Y2083WNTA规格参数

参数名称属性值
是否Rohs认证符合
Objectid145010608037
包装说明CHIP
Reach Compliance Codeunknown
Country Of OriginFrance
ECCN代码EAR99
YTEOL8.25
其他特性ANTI-SULFUR
构造Rectangular
JESD-609代码e2
安装特点SURFACE MOUNT
端子数量2
最高工作温度200 °C
最低工作温度-55 °C
封装高度0.5 mm
封装长度5.08 mm
封装形式SMT
封装宽度2.54 mm
包装方法TR, PLASTIC
额定功率耗散 (P)0.2 W
电阻208000 Ω
电阻器类型FIXED RESISTOR
尺寸代码2010
表面贴装YES
技术THIN FILM
温度系数15 ppm/°C
端子面层Tin/Silver (Sn/Ag)
端子形状WRAPAROUND
容差0.05%
工作电压300 V

文档预览

下载PDF文档
PHT
www.vishay.com
Vishay Sfernice
High Stability - High Temperature (230 °C)
Thin Film Wraparound Chip Resistors, Sulfur Resistant
FEATURES
• Operating temperature range:
-55 °C; +215 °C
• Storage temperature: -55 °C; +230 °C
• Gold terminations (< 1 μm thick)
• 5 sizes available (0402, 0603, 0805, 1206,
2010); other sizes upon request
• Temperature coefficient down to 15 ppm
(-55 °C; +215 °C)
• Tolerance down to 0.05 %
• Load life stability: 0.35 % max. after 2000 h at 220 °C
(ambient) at Pn
• Shelf life stability: 0.7 % typ. (1 % max.) after 15 000 h at
230 °C
• SMD wraparound
• TCR remains constant after long term storage at 230 °C
(15 000 h)
• Sulfur resistant (per ASTM B809-95 humid vapor test)
• Material categorization: for definitions of compliance
please see
www.vishay.com/doc?99912
DESIGN SUPPORT TOOLS
Models
Available
click logo to get started
INTRODUCTION
For applications such as down hole applications, the need
for parts able to withstand very severe conditions
(temperature as high as 215 °C powered or up to 230 °C
un-powered) has leaded Vishay Sfernice to push out the
limit of the thin film technology.
Designers might read the application note: Power
Dissipation Considerations in High Precision Vishay
Sfernice Thin Film Chip Resistors and Arrays
(P, PRA etc…) (High Temperature Application)
www.vishay.com/doc?53047
in conjunction with this
datasheet to help them to properly design their PCBs and
get the best performances of the PHT.
Vishay Sfernice R&D engineers will be willing to support any
customer design considerations.
STANDARD ELECTRICAL SPECIFICATIONS
MODEL
PHT0402
PHT0603
PHT0805
PHT1206
PHT2010
SIZE
0402
0603
0805
1206
2010
RESISTANCE
RANGE
10 to 130K
10 to 320K
10 to 720K
10 to 2.7M
10 to 7.5M
RATED POWER
(1)(2)
P
215 °C
W
0.0189
0.0375
0.06
0.1
0.2
(4)
LIMITING ELEMENT
VOLTAGE
V
50
75
150
200
300
TOLERANCE
(2)
±%
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
TEMPERATURE
COEFFICIENT
(3)
± ppm/°C
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
Notes
(1)
For power handling improvement, please refer to application note 53047: “Power Dissipation Considerations in High Precision Vishay
Sfernice Thin Film Chip Resistors and Arrays (High Temperature Applications)”
www.vishay.com/doc?53047
and consult Vishay Sfernice
(2)
See Table 2 on next page
(3)
See Table 1 on next page
(4)
It is possible to dissipate up to 0.3 W, but there will be an additional drift of 0.1 % after load life
CLIMATIC SPECIFICATIONS
Operating temperature range
Storage temperature range
-55 °C; +215 °C
-55 °C; +230 °C
MECHANICAL SPECIFICATIONS
Substrate
Resistive Element
Passivation
Protection
Terminations
Alumina
Nichrome (NiCr)
Silicon nitride (Si
3
N
4
)
Epoxy + silicone
Gold (< 1 μm) over nickel barrier
PERFORMANCE VS. HUMID SULFUR VAPOR
Test conditions
Test results
Revision: 03-Jan-2019
50 °C ± 2 °C, 85 % ± 4 % RH,
exposure time 500 h
Resistance drift < (0.05 %
R
+ 0.05
),
no corrosion products observed
Note
• For other terminations, please consult
Document Number: 53050
1
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
基于sensortag的宿舍保姆系统
宿舍请个保姆是不可能的事情,不过我们可以通过蓝牙和单片机的结合设计一个电子宿舍保姆。早上系统闹钟会按时提醒我们起床,之后会通过该模块上的各种传感器给我们指出当前环境情况。再有单片机 ......
夏夜星语 无线连接
2012年8月TI 微控制器研习班正式招募中
时间与地点 日期地点课程地址 8月9日北京MSP430 LaunchPad北京市中关村科学院南路2号融科资讯中心A座518室 8月16日深圳C2000 LaunchPad深圳市南山区华侨城兴隆街汉唐大厦19楼 上海C2000 C ......
wstt 微控制器 MCU
PCB中多个地的敷铜
我画的一个图中有GND和GND1两个地,敷铜的时候要怎么弄呢? 是根据两个地的分布情况,分区域敷铜,分别接不同的地? 还是给整个PCB图来先后两次敷铜,先敷一次连接到GND,再敷一次连接到GND1 ......
adam_zhang41 PCB设计
s3c6410+wince6.0+mt9d131摄像头
在三星原驱动的基础上修改摄像头驱动(应用程序几乎没改,应用BSP原来所带的demo),修改了相应的设置后,图像出来后结果是花屏,好像是把屏幕分成4块(从左往右),颜色也对。 将摄像头设置为 ......
大漠孤烟 嵌入式系统
炼狱传奇-移位寄存器之战
本帖最后由 梦翼师兄 于 2015-7-20 13:06 编辑 前言:移位寄存器的IP核貌似一直不太起眼,很多初学者都不知道,现在我们就来关心一下这个怀才不遇的IP核。 一、原理 相信大家通过前 ......
梦翼师兄 FPGA/CPLD
EBOOT下载到SDRAM DNW可以正常输出调试信息 用STEPLDR引导就出现乱码 麻烦帮忙看看
EBOOT下载到SDRAM DNW可以正常输出调试信息 用STEPLDR引导就出现乱码 附STEPLDR。NB1引导时DNW信息 Step ldr run to here //加的DEBUG 22222222 //加的DEBUG Microsoft Wind ......
zhull1984 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1984  1744  1990  1185  2339  2  24  54  22  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved