电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P015-QNG68PS32

产品描述FPGA - 现场可编程门阵列
产品类别半导体    可编程逻辑 IC    FPGA - 现场可编程门阵列   
文件大小6MB,共222页
制造商MicrosemiMicrochip
下载文档 详细参数 全文预览

A3P015-QNG68PS32在线购买

供应商 器件名称 价格 最低购买 库存  
A3P015-QNG68PS32 - - 点击查看 点击购买

A3P015-QNG68PS32概述

FPGA - 现场可编程门阵列

A3P015-QNG68PS32规格参数

参数名称属性值
厂商名称MicrosemiMicrochip
产品种类FPGA - 现场可编程门阵列
系列A3P015

文档预览

下载PDF文档
Revision 18
DS0097
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 K to 1 M System Gates
• Up to 144 Kbits of True Dual-Port SRAM
• Up to 300 User I/Os
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 Kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption (except ARM
®
-enabled ProASIC
®
3 devices)
via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
ProASIC3 Devices
A3P015
1
A3P030
A3P060 A3P125
A3P250
A3P400
A3P600
2
Cortex-M1 Devices
M1A3P250 M1A3P400
M1A3P600
System Gates
15,000
30,000
60,000 125,000
250,000
400,000
600,000
Typical Equivalent Macrocells
128
256
512
1,024
2,048
VersaTiles (D-flip-flops)
384
768
1,536
3,072
6,144
9,216
13,824
RAM Kbits (1,024 bits)
18
36
36
54
108
4,608-Bit Blocks
4
8
8
12
24
FlashROM Kbits
1
1
1
1
1
1
1
3
Secure (AES) ISP
Yes
Yes
Yes
Yes
Yes
Integrated PLL in CCCs
1
1
1
1
1
4
VersaNet Globals
6
6
18
18
18
18
18
I/O Banks
2
2
2
2
4
4
4
Maximum User I/Os
49
81
96
133
157
194
235
Notes:
1. A3P015 is not recommended for new designs.
2. Refer to the
Cortex-M1
product brief for more information.
3. AES is not available for Cortex-M1 ProASIC3 devices.
4. Six chip (main) and three quadrant global networks are available for A3P060 and above.
5. The M1A3P250 device does not support this package.
6. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
7. Package not available.
• M1 ProASIC3 Devices—ARM
®
Cortex
®
-M1 Soft Processor
Available with or without Debug
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
† A3P015 and A3P030 devices do not support this feature.
‡ Supported only by A3P015 and A3P030 devices.
March 2016
© 2016 Microsemi Corporation
I
TI 公司之Lm系列电源芯片布线指导
TI 公司之Lm系列电源芯片布线指导 1.Both the designer and the CADperson need to be aware that the design of a switching power converter is onlyas good as its layout设计者和CAD布局者 ......
qwqwqw2088 模拟与混合信号
急!!求助,430单片机的外部晶振为什么不起起振??
我程序在运行过程中,突然停止运行,最后发现是8M的晶振没有起振。我为了找原因,用32K的外部晶振发现还是没有起振,换了个8M的晶振还是没有起振。现在急死人了,马上就要交校赛作品了! ......
aideyuyan 微控制器 MCU
在wince5.0上实现中文输入法
在wince里实现中文输入法,并且可以在小键盘上用拼音打字出来,哪位大侠帮帮忙啊...
geniusucky 嵌入式系统
关于CD4051
硬件设计中,用到多路AD采集。遇到问题是: 1,循环扫描8个通道的话,是否会影响AD采集的时间,AD的时序和那个扫描的时间应该不是和很好把握吧 2,还是直接用到哪个通道,直接控制A,B,C来选通 ......
mx2海贼 51单片机
参观Qualcomm发明咖啡馆
听说高通的“发明咖啡馆”开张了,趁着周末就过来参观下,来之前用手机看了下关于这个咖啡馆的介绍:是结合高通自己的无线生态产品,整个咖啡馆内部以无线连接为主体,用以展示骁龙芯片 ......
eric_wang 聊聊、笑笑、闹闹
无线网络怎样扫描可用网络?
请问,怎样使网络驱动中间层程序能够检测到所有可用AP? 并通过一个IRP将检测到的信号强度,模式,及ssid传回给用户层服务程序?...
lint001 嵌入式系统

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 381  1863  2233  927  2701  8  38  45  19  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved