电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI533TB00100DG

产品描述DUAL FREQUENCY CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小206KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

SI533TB00100DG概述

DUAL FREQUENCY CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
Si533
R
EVISION
D
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
2 selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Pin 1 output enable (OE)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Ordering Information:
See page 7.
Description
The Si533 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si533
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO, where a different crystal is
required for each output frequency, the Si533 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si533 IC based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
OE
FS
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
LVDS/LVPECL/CML
Functional Block Diagram
V
DD
CLK– CLK+
OE
FS
1
2
3
CMOS
6
5
4
V
DD
NC
CLK+
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
GND
OE
FS
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si533
大家好,有个关于 串口通讯电平转换的问题,求助手
stc89c52与esp32串口通讯,中间使用了,3232转换芯片。两个模块的串口功能分别用USB-TTL模块通过上位机串口助手测试,没有问题,但是两个模块互相通信的时候, stc89c52接受不到esp32的数据 ......
wahshow 单片机
晶振的一个参数Turnover Temperature
158596 如上图,谁知道Turnover Temperature是什么参数? ...
xmc678 模拟电子
PCB设计中切断干扰传播路径措施有哪些?
干扰源,指产生干扰的元件、设备或信号;传播路径,指干扰从干扰源传播到敏感器件的通路或媒介。 在PCB设计中,切断干扰传播路径措施有哪些? 1、充分考虑电源对单片机的影响。电源 ......
就某个水呀 PCB设计
怎样建立VHDL 库?
那个大师,自己建立过自己VHDL类型库吗?怎样建?怎样使用?...
eeleader FPGA/CPLD
请高手解惑 能解决者散分100
关于windows 2003 sp1 DDK(Windows DDK 3790.1830)版本中DDK编译驱动程序的问题,使用编译环境是windows xp,各个文件如下: 1、sources文件: TARGETNAME=Test TARGETPATH=obj TARGE ......
liuyuanlei 嵌入式系统
伪码测距
请问有关于伪码测距的相关程序吗。。。急求啊,捕获跟踪方面的 ...
笑不动动 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 760  2091  351  1205  873  23  48  58  25  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved