电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI533TC00100DGR

产品描述DUAL FREQUENCY CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)
文件大小206KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

SI533TC00100DGR概述

DUAL FREQUENCY CRYSTAL OSCILLATOR (XO) (10 MHZ TO 1.4 GHZ)

文档预览

下载PDF文档
Si533
R
EVISION
D
D
U A L
F
R E Q U E N C Y
C
R Y S TA L
O
S C I L L A T O R
(XO )
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
2 selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Pin 1 output enable (OE)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
Networking
SD/HD video
Clock and data recovery
FPGA/ASIC clock generation
Ordering Information:
See page 7.
Description
The Si533 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si533
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO, where a different crystal is
required for each output frequency, the Si533 uses one fixed crystal to
provide a wide range of output frequencies. This IC based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si533 IC based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
Pin Assignments:
See page 6.
(Top View)
OE
FS
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
LVDS/LVPECL/CML
Functional Block Diagram
V
DD
CLK– CLK+
OE
FS
1
2
3
CMOS
6
5
4
V
DD
NC
CLK+
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL®
Clock
Synthesis
GND
OE
FS
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si533
运放PCB布局要求???
运放PCB布局要求??? ...
wmyd 为我们提建议&公告
牛人和新手、老鸟和菜鸟 之区别~~~
牛人和新手,很好区别,牛人样样都懂,拿起就能干活,新手样样都不懂,干活不是犯错就是做不下去。 老鸟和菜鸟呢? 老鸟可以不懂,但可以学,互联网之一搜,入门,再搜,干活,碰到问题搜 ......
xuyiyi 综合技术交流
RFIC设计中的关键课题_李缉熙讲座
1. Impedance matching 2. RF grounding 3. Single ended stage and differential pair 4. Tolerance analysis 5. Prospect of RFIC design 6. Basic RF parameters and equations ......
老夫子 无线连接
S3C2440+WinCE6.0电源设置为什么不能保存?
在S3C2440硬件平台上设置WinCE6.0的电源属性后,禁止用户空闲、系统空闲和挂起状态,下次开机却不能保存这些设置,是否要进行OAL代码的修改,如何修改?...
raphael84 嵌入式系统
请教大哥们EP3C10E144C8N与EP3C5E144C8N有什么区别吗!
请教大哥们EP3C10E144C8N与EP3C5E144C8N有什么区别吗!~~~~~~~~~如题...
lp3861052 FPGA/CPLD
SiGe晶体管工作频率达500GHz(图)
作者:——Christina Nickolas  日期:2006-9-1  来源:今日电子 来自IBM和佐治亚理工大学(Georgia Institute of Technology)的研究人员近日宣布,他们研发的基于SiGe工艺的晶体管工作频率 ......
fighting 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2747  145  2785  476  1934  26  36  24  49  58 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved