电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

87973DY-SC9LF

产品描述IC CLK MULT/ZD BUFFER 52-LQFP
产品类别半导体    模拟混合信号IC   
文件大小722KB,共18页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准
下载文档 详细参数 选型对比 全文预览

87973DY-SC9LF概述

IC CLK MULT/ZD BUFFER 52-LQFP

87973DY-SC9LF规格参数

参数名称属性值
PLL带旁路
输入HCSL,LVCMOS,LVDS,LVHSTL,LVPECL,LVTTL,SSTL
输出LVCMOS,LVTTL
电路数1
比率 - 输入:输出3:12
差分 - 输入:输出是/是
频率 - 最大值150MHz
分频器/倍频器是/无
电压 - 电源3.135 V ~ 3.465 V
工作温度0°C ~ 70°C
安装类型表面贴装
封装/外壳52-LQFP
供应商器件封装52-LQFP(10x10)

文档预览

下载PDF文档
Low Skew, 1-to-12 LVCMOS/LVTTL Clock
Multiplier/Zero Delay Buffer
ICS87973-SC9
DATA SHEET
General Description
The ICS87973-SC9 is a LVCMOS/LVTTL clock generator. The
ICS87973-SC9 has three selectable inputs and provides 14
LVCMOS/LVTTL outputs.
The ICS87973-SC9 is a highly flexible device. The three selectable
inputs (1 differential and 2 single ended inputs) are often used in
systems requiring redundant clock sources. Up to three different
output frequencies can be generated among the three output banks.
The three output banks and feedback output each have their own
output dividers which allows the device to generate a multitude of
different bank frequency ratios and output-to-input frequency ratios.
In addition, 2 outputs in Bank C (QC2, QC3) can be selected to be
inverting or non-inverting. The output frequency range is 10MHz to
150MHz. The input frequency range is 6MHz to 120MHz.
The ICS87973-SC9 also has a QSYNC output which can be used for
system synchronization purposes. It monitors Bank A and Bank C
outputs and goes low one period prior to coincident rising edges of
Bank A and Bank C clocks. QSYNC then goes high again when the
coincident rising edges of Bank A and Bank C occur. This feature is
used primarily in applications where Bank A and Bank C are running
at different frequencies, and is particularly useful when they are
running at non-integer multiples of one another.
Features
Fully integrated PLL
Fourteen LVCMOS/LVTTL outputs to include: twelve clocks, one
feedback, one sync
Selectable differential CLK, nCLK inputs or LVCMOS/LVTTL
reference clock inputs
CLK0, CLK1 can accept the following input levels:
LVCMOS or LVTTL
CLK, nCLK pair can accept the following differential
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL
Output frequency range: 30MHz to 150MHz
VCO range: 240MHz to 500MHz
Output skew: 250ps (maximum)
Cycle-to-cycle jitter, (all banks
÷4):
55ps (maximum)
Full 3.3V supply voltage
0°C to 70°C ambient operating temperature
Available in lead-free (RoHS 6) package
Pin Assignment
GNDO
QB0
V
DDO
QB1
GNDO
QB2
V
DDO
QB3
EXT_FB
GNDO
QFB
V
DD
FSEL_FB0
39 38 37 36 35 34 33 32 31 30 29 28 27
FSEL_B1
FSEL_B0
FSEL_A1
FSEL_A0
QA3
V
DDO
QA2
GNDO
QA1
V
DDO
QA0
GNDO
VCO_SEL
40
41
42
43
44
45
46
47
48
49
50
51
52
1
GNDI
26
25
24
23
22
21
20
19
18
17
16
15
14
ICS87973-SC9
52-Lead LQFP
10mm x 10mm x 1.4mm
package body
Y Package
Top View
FSEL_FB1
QSYNC
GNDO
QC0
V
DDO
QC1
FSEL_C0
FSEL_C1
QC2
V
DDO
QC3
GNDO
INV_CLK
2 3 4 5 6 7 8 9 10 11 12 13
FRZ_DATA
FSEL_FB2
PLL_SEL
REF_SEL
CLK_SEL
CLK0
CLK1
CLK
nCLK
nMR/OE
FRZ_CLK
V
DDA
ICS87973DY-SC9 REVISION A AUGUST 19, 2010
1
©2010 Integrated Device Technology, Inc.

87973DY-SC9LF相似产品对比

87973DY-SC9LF 87973DY-SC9LFT
描述 IC CLK MULT/ZD BUFFER 52-LQFP IC CLK MULT/ZD BUFFER 52-LQFP
PLL 带旁路 带旁路
输入 HCSL,LVCMOS,LVDS,LVHSTL,LVPECL,LVTTL,SSTL HCSL,LVCMOS,LVDS,LVHSTL,LVPECL,LVTTL,SSTL
输出 LVCMOS,LVTTL LVCMOS,LVTTL
电路数 1 1
比率 - 输入:输出 3:12 3:12
差分 - 输入:输出 是/是 是/是
频率 - 最大值 150MHz 150MHz
分频器/倍频器 是/无 是/无
电压 - 电源 3.135 V ~ 3.465 V 3.135 V ~ 3.465 V
工作温度 0°C ~ 70°C 0°C ~ 70°C
安装类型 表面贴装 表面贴装
封装/外壳 52-LQFP 52-LQFP
供应商器件封装 52-LQFP(10x10) 52-LQFP(10x10)

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 306  1894  694  2149  318  24  18  11  35  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved