电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534AC000503DGR

产品描述QUAD FREQUENCY XO, OE PIN 2
产品类别无源元件   
文件大小445KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

534AC000503DGR在线购买

供应商 器件名称 价格 最低购买 库存  
534AC000503DGR - - 点击查看 点击购买

534AC000503DGR概述

QUAD FREQUENCY XO, OE PIN 2

534AC000503DGR规格参数

参数名称属性值
类型XO(标准)
频率 - 输出 1155.52MHz
频率 - 输出 2161.1328MHz
频率 - 输出 3167.328125MHz
频率 - 输出 4176.5625MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±7ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)121mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳8-SMD,无引线
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si534
R
EVISION
D
Q
UAD
F
R E Q U E N C Y
C
RYSTAL
O
S C I L L A T O R
(XO)
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Four selectable output frequencies
®
3rd generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Description
The Si534 quad frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si534
is available with any-rate output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si534 uses one fixed crystal to
provide a wide range of output frequencies. This IC-based approach allows
the crystal resonator to provide exceptional frequency stability and reliability.
In addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low jitter clocks in noisy environments
typically found in communication systems. The Si534 IC-based XO is factory
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, and temperature stability. Specific
configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS[1]
7
NC
OE
GND
1
2
3
8
FS[0]
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
FS[1]
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS[0]
(CMOS)
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si534
请教高手smartphone 5.0中网络通讯程序出现12029错误如何调试,多谢!
是visual 2005环境 smartphone 5.0 hConnect = InternetConnect( hOpen,HostName, uc.nPort, NULL, NULL, INTERNET_SERVICE_HTTP, INTERNET_FLAG_NO_CACHE_WRITE, 0); if(!hConnect) { ......
sunlk 嵌入式系统
PCB的芯片显示
365139 在AD15中绘制PCB图,将原理图映射到PCB图中,发现PCB中芯片管脚如上图所示,下图为上图放大后的显示,就是管脚上很多错号: 365143 这是正常吗,还是出现什么错误了? ...
Elecpig PCB设计
关于while(true);的操作
最近刚学ARM,遇到一个语句: while(true);。按我的理解是,一直判定while(true),为true 就执行 ;。然后再判定while(true),为true又执行;。直到为假时,才退出 ;。请问是这样理解吗 ......
laidawang ARM技术
小白求助
DS18B20温度显示在12864液晶屏幕上,精度带一个小数点.求大神帮忙。不知错ing...
Illxy 51单片机
STM32 学习笔记 中断优先级理解
Cortex-M3的中断嵌套可真让我理解得云里雾里的。一般的中断优先级就算了,还搞个什么的亚优先级。查找资料中查找到这个亚优先级还有好多别名'副优先级'、'响应优先级'…… 不过从'响应优先级' ......
虚V界 stm32/stm8
求MSP430中矩阵键盘同时按两个键,实现一个功能的程序
MSP430中,矩阵键盘同时按两个键,实现一个功能的程序怎么写啊...
hnhsplj 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2539  2156  605  185  1817  52  44  13  4  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved