电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9003AI-8-25DB

产品描述OSC PROG LVCMOS CTR SPRD 2.5V
产品类别无源元件   
文件大小347KB,共9页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT9003AI-8-25DB概述

OSC PROG LVCMOS CTR SPRD 2.5V

SIT9003AI-8-25DB规格参数

参数名称属性值
类型MEMS(硅)
可编程类型由 Digi-Key 编程(请在网站订购单中输入您需要的频率)
可用频率范围1MHz ~ 110MHz
输出LVCMOS,LVTTL
电压 - 电源2.5V
频率稳定度±50ppm
频率稳定性(总体)±50ppm
工作温度-40°C ~ 85°C
扩频带宽±0.25%,中心扩展
电流 - 电源(最大值)4.1mA
安装类型表面贴装
封装/外壳4-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.039"(1.00mm)
电流 - 电源(禁用)(最大值)2.2µA

文档预览

下载PDF文档
SiT9003
Low Power Spread Spectrum Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
Frequency range from 1 MHz to 110 MHz
LVCMOS/LVTTL compatible output
Standby current as low as 0.4 µA
Fast resume time of 3 ms (Typ)
<30 ps cycle-to-cycle jitter
Spread options (contact SiTime for other spread options)
Center spread: ±0.50%, ±0.25%
Down spread: -1%, -0.5%
Standby, output enable, or spread disable mode
Industry-standard packages: 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Outstanding mechanical robustness for portable applications
All-silicon device with outstanding reliability of 2 FIT
(10x improvement over quartz-based devices), enhancing system
mean-time-to-failure (MTBF)
Pb-free, RoHS and REACH compliant
Printers
Flat panel drivers
PCI
Microprocessors
DC Electrical Characteristics
Parameters
Output Frequency Range
Frequency Tolerance
Symbol
f
F_tol
Min.
1
-50
-100
Aging
Operating Temperature Range
Supply Voltage
Ag
T_use
Vdd
-1
-20
-40
1.71
2.25
2.52
2.97
Current Consumption
Standby Current
Idd
I_std
Duty Cycle
Rise/Fall Time
Output Voltage High
DC
Tr, Tf
VOH
45
40
-
90%
Typ.
1.8
2.5
2.8
3.3
3.7
3.2
2.4
1.2
0.4
1
1.3
Max.
110
+50
+100
1
+70
+85
1.89
2.75
3.08
3.63
4.1
3.5
4.3
2.2
0.8
55
60
2
2.5
Unit
MHz
PPM
PPM
PPM
°C
°C
V
V
V
V
mA
mA
No load condition, f = 20 MHz, Vdd = 2.5 V, 2.8 V or 3.3 V
No load condition, f = 20 MHz, Vdd = 1.8 V
ST = GND, Vdd = 3.3 V, Output is Weakly Pulled Down
ST = GND, Vdd = 2.5 or 2.8 V, Output is Weakly Pulled Down
ST = GND, Vdd = 1.8 V, Output is Weakly Pulled Down
All Vdds. f <= 70 MHz
All Vdds. f >70 MHz
20% - 80% Vdd=2.5 V, 2.8 V or 3.3 V, 15 pf load
20% - 80% Vdd=1.8 V, 15 pf load
IOH = -4 mA (Vdd = 3.3 V)
IOH = -3 mA (Vdd = 2.8 V and 2.5 V)
IOH = -2 mA (Vdd = 1.8 V)
Output Voltage Low
VOL
Output Load
Input Voltage High
Input Voltage Low
Startup Time
Resume Time
Cycle-to-Cycle Jitter
Ld
VIH
VIL
T_start
T_resume
T_cyc
70%
3.0
15
30%
10
3.8
26
26
pF
Vdd
Vdd
ms
ms
ps
ps
10
%Vdd
IOL = -4 mA (Vdd = 3.3 V)
IOL = -3 mA (Vdd = 2.8 V and 2.5 V)
IOL = -2 mA (Vdd = 1.8 V)
At maximum frequency and supply voltage. Contact SiTime for
higher output load option
Pin 1, OE or ST or SD
Pin 1, OE or ST or SD
Measured from the time Vdd reaches its rated minimum value
Measured from the time ST pin crosses 50% threshold
f = 50 MHz, Spread = ON
f = 50 MHz, Spread = OFF
Inclusive of: Initial stability, operating temperature, rated power,
supply voltage change, load change, shock and vibration
Spread Off
1st year at 25°C
Extended Commercial
Industrial
Condition
µ
A
µ
A
µ
A
%
%
ns
ns
Vdd
SiTime Corporation
Rev. 1.7
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised November 18, 2013

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1135  211  2653  2764  2479  23  5  54  56  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved