电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B07138-GMR

产品描述4-OUTPUT, ANY FREQUENCY(<200MHZ)
产品类别半导体    模拟混合信号IC   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5335D-B07138-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B07138-GMR - - 点击查看 点击购买

SI5335D-B07138-GMR概述

4-OUTPUT, ANY FREQUENCY(<200MHZ)

SI5335D-B07138-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
大虾在哪?
最近在学计算机结构与组成这门课,感觉好难,有很多地方都不懂,就是什么零扩展,符号扩展,还有从虚拟内存到物理内存的映射,页组织和分页,学起来感觉摸不着头脑,哪位有这方面的书籍推荐一下 ......
yanzhongsan 嵌入式系统
PCB教程类大整理(不断更新中)
1、 PADS Power-PCB中文教程!这是一本难得的中文教程,详细介绍了该软件的使用方法和过程,是学习Power-PCB软件的好教材 https://bbs.eeworld.com.cn/viewthread.php?tid=68638&extra=page%3D ......
天道自然 PCB设计
〔转〕2015年 Hackaday 大奖半决赛选手初探
转自:http://blog.sina.com.cn/s/blog_864a89400102vvit.html Hackaday 已经公布了100名半决赛选手名单,这些人距离踏上太空之旅已经只有一步之遥了 在经过9个月的设计、开发和制作之后 ......
dcexpert 能源基础设施
evc 下怎么处理鼠标右键的消息?
在evc下的cview的类下是不是没有RButton 这个句柄? 想问那怎么在程序里处理鼠标右键的消息呢?...
mxcb2008 嵌入式系统
【求助】关于键盘和AD转换的问题!
小女子初学430,现做一块MSP430实验板的演示程序开发,遇到了几个问题,恳请大侠们指点(用的是MSP430F449): 1。 我的键盘程序运行影响到了步进电机的模块的运行。我是用TA中断,在中断程序 ......
somanyww 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2635  1742  56  461  2512  35  33  21  24  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved