电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B06321-GMR

产品描述4-OUTPUT, ANY FREQUENCY(<200MHZ)
产品类别半导体    模拟混合信号IC   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5335D-B06321-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B06321-GMR - - 点击查看 点击购买

SI5335D-B06321-GMR概述

4-OUTPUT, ANY FREQUENCY(<200MHZ)

SI5335D-B06321-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
电脑100M的示波器
我想用LPC1766芯片做一个电脑100M的示波器,用什么方案好呢?望大侠们各述高见!谢了!...
zhangjun1960 TI技术论坛
供应大功率LED驱动芯片
本帖最后由 jameswangsynnex 于 2015-3-3 20:00 编辑 深圳市康宝科技有限公司是台湾飞虹公司在大陆的独家正规代理商,专业从事白光LED驱动芯片、鼠标控制芯片、锂电池保护芯片、键盘控制芯片等 ......
aifang 消费电子
自组网聊天室进程
很抱歉耽误了这么久。由于我是后来加入的,此前已经用STC单片机实现了该项目的功能;拿到瑞萨评估板之后,我的计划稍有变化。目前准备使用PIC的单片机将无线模块独立出来,主控芯片与PIC单片机 ......
tourlet 瑞萨MCU/MPU
芯片保持时间不满足,板级有什么修正的好办法没?
有一款SOC芯片,需要外接两片SRAM,SRAM型号为:K7N643645,两片组成64*2M存储系统。SRAM工作频率 和SOC工作频率一致,都是200M。现在设计的SOC芯片里面的SRAM控制器与外接SRAM的信号保持时间 ......
sdl3399 PCB设计
需求Can通信帮助
做can通信不久,遇到一些困惑想向各位请教一下: 我用的TI的dsp板子 ,里面已经有eCan模块了,我想问一下,发送的can报文帧的id是怎么加的,这个id是被接受模块的id还是自己模块的标识 ......
zengjiangyi 工业自动化与控制
四种Arm常见调试方法
ARM应用软件的开发工具根据功能的不同,分别有编译软件、汇编软件、链接软件、调试软件、嵌入式实时操作系统、函数库、评估板、JTAG仿真器、在线仿真器等,目前世界上约有四十多家公司提供以上 ......
djdhn 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 322  245  707  428  1808  7  51  44  49  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved