电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B05620-GMR

产品描述4-OUTPUT, ANY FREQUENCY(<200MHZ)
产品类别半导体    模拟混合信号IC   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5335D-B05620-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B05620-GMR - - 点击查看 点击购买

SI5335D-B05620-GMR概述

4-OUTPUT, ANY FREQUENCY(<200MHZ)

SI5335D-B05620-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
IR公司D类音频功放设计讲义
IR公司D类音频功放设计讲义 204706 204707 ...
qwqwqw2088 模拟与混合信号
如何利用多级LED驱动设计轻松实现高效调光
尽管为通用照明应用而设计的基本器相对简单,但是当需要切相调光(phase cut dimming)和因数校正等附加功能时,这种设计就将会变得非常复杂。不带功率因数校正功能的非调光LED驱动器一般包括一个 ......
小赛跑跑 LED专区
求助:哪位高手帮我看看
最近再学习RF这方面的知识,有个东西一直困惑着,在这里提出来请大侠帮忙指点一下 接收机的一些参数:RFin=-80dBm~-10dBm,f=900M~1600M,每个信道是50M, OFDM调制方式,在其工作频段使用256 ......
namegebiya 无线连接
功放电路学习
1.模拟分频器是音箱内的一种电路装置,用以将输入的模拟音频信号分离成高音,中音,低音等不同部分,然后分别送入相应的 高,中,低音喇叭单元中重放。之所以这样做,是因为任何单一 ......
Jacktang 模拟与混合信号
[SAM R21]ASF 3.21中关于USB的bug
本帖最后由 dcexpert 于 2015-1-26 00:45 编辑 这两天一直被SAM R21上的USB例程所困扰,将ASF 3.21中的USB CDC、USB Keyboard例程下载到板子上,都不能正常运行,系统提示无法识别的设备。 ......
dcexpert Microchip MCU
请教,关于JTAG口导出FLASH的后的处理
我用JTAG口导出了一个FLASH的东西,一个BIN文件,然后我原本想用viewbin,cvrtbin ,dumprom把内容导出来的。。可是现在却说“没有签名B000FF。不是一个BIN文件”。 这个BIN文件里面估计有NBO ......
asvinvincent 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 171  2556  1839  2129  527  35  9  55  20  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved