电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B03345-GMR

产品描述4-OUTPUT, ANY FREQUENCY(<200MHZ)
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

SI5335D-B03345-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B03345-GMR - - 点击查看 点击购买

SI5335D-B03345-GMR概述

4-OUTPUT, ANY FREQUENCY(<200MHZ)

SI5335D-B03345-GMR规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明HVQCCN,
Reach Compliance Codeunknown
其他特性ALSO OPERATES AT 2.5V AND 3.3V NOMINAL SUPPLY
JESD-30 代码S-XQCC-N24
JESD-609代码e4
长度4 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率200 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
主时钟/晶体标称频率200 MHz
座面最大高度0.9 mm
最大供电电压1.98 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Gold (Au)
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
嵌入式开发工程师
岗位要求: 1. 理解能力强,对新鲜事物有较强认知能力与认知兴趣; 2. 执行能力强,有决定了事情就做的性格; 3. 熟练掌握模拟电路、数字电路、单片机、MCU软硬件系统设计; 4. 熟悉Windows ......
aoshi 求职招聘
正负1.5V的信号如何使用单电源系统进行测量?
正负1.5V的信号如何使用单电源系统进行测量,如果信号的变化频率较快可以通过耦合进行测量,那如果是一个变化很慢的信号如何将正负1.5V的信号转换成大于0V的信号呢?如:0-3V ...
bigbat 模拟电子
【中科蓝讯AB32VG1 RISC-V评估板】电流电压检测项目开发
1.首先创建项目,项目名称 meterADC 557478 2、然后选择硬件,开通ADC,这里板子只支持ADC0,芯片支持多个通道, 557479 3、从文件中可以找到引脚的配置,其中AB32VG1 有 16 个通道 ......
北方 国产芯片交流
关于flash和sdram的疑问
flash和sdram在嵌入式开发板上扮演的是什么角色?是微机上的硬盘和内存关系吗?...
XY 嵌入式系统
电机型号参数大全,再也不怕看不懂电机型号了
电动机型号是便于使用、设计、制造等部门进行业务联系和简化技术文件中产品名称、规格、型式等叙述而引用的一种代号。防爆云平台下面为大家介绍电动机型号含义等信息。 1电动机型号组成及 ......
电机知多少 电机控制
求wince入门指引
小弟用过几年vc,一直做windows编程,最近因工作需要可能会接触wince,拟先自我储备下,求前辈指引: 1、入门看什么书好? 2、有哪些比较实用的网站、论坛? 3、能否自己在x86架构的pc主板上 ......
bpt888 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1994  2523  1723  2669  542  34  48  46  14  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved