电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

W632GU6KB15I TR

产品描述IC DRAM 2G PARALLEL 96WBGA
产品类别存储   
文件大小5MB,共160页
制造商Winbond(华邦电子)
官网地址http://www.winbond.com.tw
标准
下载文档 详细参数 全文预览

W632GU6KB15I TR概述

IC DRAM 2G PARALLEL 96WBGA

W632GU6KB15I TR规格参数

参数名称属性值
存储器类型易失
存储器格式DRAM
技术SDRAM - DDR3L
存储容量2Gb (128M x 16)
时钟频率667MHz
访问时间20ns
存储器接口并联
电压 - 电源1.283 V ~ 1.45 V
工作温度-40°C ~ 95°C(TC)
安装类型表面贴装
封装/外壳96-TFBGA
供应商器件封装96-WBGA(9x13)

文档预览

下载PDF文档
W632GU6KB
16M
8 BANKS
16 BIT DDR3L SDRAM
Table of Contents-
1.
2.
3.
4.
5.
6.
7.
8.
8.1
8.2
GENERAL DESCRIPTION ................................................................................................................... 5
FEATURES ........................................................................................................................................... 5
ORDER INFORMATION ....................................................................................................................... 6
KEY PARAMETERS ............................................................................................................................. 7
BALL CONFIGURATION ...................................................................................................................... 8
BALL DESCRIPTION ............................................................................................................................ 9
BLOCK DIAGRAM .............................................................................................................................. 11
FUNCTIONAL DESCRIPTION ............................................................................................................ 12
Basic Functionality .............................................................................................................................. 12
RESET and Initialization Procedure .................................................................................................... 12
8.2.1
Power-up Initialization Sequence ..................................................................................... 12
8.2.2
Reset Initialization with Stable Power .............................................................................. 14
Programming the Mode Registers....................................................................................................... 15
8.3.1
Mode Register MR0 ......................................................................................................... 17
8.3.1.1
Burst Length, Type and Order ................................................................................ 18
8.3.1.2
CAS Latency........................................................................................................... 18
8.3.1.3
Test Mode............................................................................................................... 19
8.3.1.4
DLL Reset............................................................................................................... 19
8.3.1.5
Write Recovery ....................................................................................................... 19
8.3.1.6
Precharge PD DLL ................................................................................................. 19
8.3.2
Mode Register MR1 ......................................................................................................... 20
8.3.2.1
DLL Enable/Disable ................................................................................................ 20
8.3.2.2
Output Driver Impedance Control ........................................................................... 21
8.3.2.3
ODT RTT Values .................................................................................................... 21
8.3.2.4
Additive Latency (AL) ............................................................................................. 21
8.3.2.5
Write leveling .......................................................................................................... 21
8.3.2.6
Output Disable ........................................................................................................ 21
8.3.3
Mode Register MR2 ......................................................................................................... 22
8.3.3.1
Partial Array Self Refresh (PASR) .......................................................................... 23
8.3.3.2
CAS Write Latency (CWL) ...................................................................................... 23
8.3.3.3
Auto Self Refresh (ASR) and Self Refresh Temperature (SRT) ............................. 23
8.3.3.4
Dynamic ODT (Rtt_WR) ......................................................................................... 23
8.3.4
Mode Register MR3 ......................................................................................................... 24
8.3.4.1
Multi Purpose Register (MPR) ................................................................................ 24
No OPeration (NOP) Command .......................................................................................................... 25
Deselect Command............................................................................................................................. 25
DLL-off Mode ...................................................................................................................................... 25
DLL on/off switching procedure ........................................................................................................... 26
8.7.1
DLL “on” to DLL “off” Procedure ....................................................................................... 26
8.7.2
DLL “off” to DLL “on” Procedure ....................................................................................... 27
Input clock frequency change ............................................................................................................. 28
8.8.1
Frequency change during Self-Refresh............................................................................ 28
8.8.2
Frequency change during Precharge Power-down .......................................................... 28
Write Leveling ..................................................................................................................................... 30
8.9.1
DRAM setting for write leveling & DRAM termination function in that mode .................... 31
8.3
8.4
8.5
8.6
8.7
8.8
8.9
Publication Release Date: Jan. 09, 2017
Revision: A09
-1-
请关注我的下载中心
希望大家关注我的下载中心,资料陆续上传,希望有你需要的。 资料下载积分是意思性的1-2个积分。呵呵 先上资料的文件夹(见图),呵呵 113173 【凌力尔特模拟大师】 113172 希望大家关注 ......
chen8710 下载中心专版
这样的arm板可以装arm linux系统吗??
板子制的外设不多 只有arm926 cpu (pinpad),一64M nandflash,一个128K的CMOS STATIC RAM ,lcd,key, 就这么简单 没有其他ram 其实就是个pinpad,但是想装一个arm linux系统的话 可 ......
chely Linux开发
proteus的烦人问题,有待高手解决~
我以前安装过一次proteus7.2sp2,由于很久没有使用,我把他卸了 但是现在又想用 于是安装,安装好后,加载了MAXIM_LICENCE.lxk 文件(破解用的) 但是每次打开isis时提示我证书失效? 于是 ......
ft1826119 嵌入式系统
【转】 数字信号处理 教案 ---- 5、时域离散系统的基本网络结构
第五章 时域离散系统的基本网络结构 5.1 引言一般时域离散系统或网络可以用差分方程、单位脉冲响应以及系统函数进行描述。y(n)=http://wlsyzx.yzu.edu.cn/kcwz/szxhcl/kechenneirong/jiaoan/ ......
dontium DSP 与 ARM 处理器
6264 扩展问题
;想要实现6264扩展时写内容并把与要写的内容不同的最后一个写地址记录下来。 ORG 0030H MOV R2, #0FFH ......
feivy88 嵌入式系统
【我给xilinx资源中心做贡献】8×8zigzag扫描序列,由组合逻辑生成
8×8zigzag扫描序列,由组合逻辑生成...
wanghongyang FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1241  2102  891  491  673  25  43  18  10  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved