电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338C-B01233-GMR

产品描述I2C CONTROL, 4-OUTPUT, ANY FREQU
产品类别半导体    模拟混合信号IC   
文件大小2MB,共46页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5338C-B01233-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338C-B01233-GMR - - 点击查看 点击购买

SI5338C-B01233-GMR概述

I2C CONTROL, 4-OUTPUT, ANY FREQU

SI5338C-B01233-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
uC/TCPIP Socket的发送buffer最大可以配置为多少?
现需要通过网络连续持续发送大量数据,发现调用数据发送时,超过一定数据量就直接报错,无法完成发送。 该问题是不是与TX Buffer的大小有直接关系?不知道最大的发送缓存可以配置为多少呢 ......
雨晨mouse 实时操作系统RTOS
Qorvo跟随动画,掌握5G射频前端趋势
5G 的面世,极大地改善了移动通信网络的带宽和延迟问题,给终端应用创造了更多的可能。但与此同时,因为更多频段的引入,让手机等设备在射频前端设计上面临着严峻的挑战。 过去几年,射频前 ......
Jacktang 无线连接
求ti dsp仿真器制作资料
我想学dsp,但是仿真器太贵,想做一个仿真器,那位好心的朋友能给我一些资料,不胜感激。邮箱xiaoxiansheng2006@126.com...
xiaoxiansheng 单片机
微波技术与天线(第4版)
微波技术与天线(第4版)从“路”的观点出发,较为系统地沦述了微波技术与天线的基本理论与基础知识。在编写时力求去繁就简,深入浅出,这样既保持了知识结构的完整性,又为非电磁场专 ......
arui1999 下载中心专版
关于转子磁链问题
请问前辈们 我想求教一下关于三相异步电机和单相异步电机的转子磁链模型 是否一样? 怎么还有在两相静止坐标系下转子磁链的电流模型和按磁场定向两相旋转坐标系M一T下转子磁链的电流模型, 我 ......
t_shaojun126 工业自动化与控制
S52单片机P0口的问题
为啥S52单片机的P0口是开漏的,AD采集必须接到这个口么,为什么,是因为高阻抗么?如果不用这个口,是不是在ADC的电压采集口加上电压跟随器就行了?...
Zahid 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 327  919  1159  2311  314  16  45  33  49  54 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved