电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SST32HF1642C-70-4C-LSE

产品描述Memory Circuit, 1MX16, CMOS, PBGA62, 8 X 10 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MO-210, LFBGA-62
产品类别存储    存储   
文件大小403KB,共36页
制造商SST
官网地址http://www.ssti.com
下载文档 全文预览

SST32HF1642C-70-4C-LSE概述

Memory Circuit, 1MX16, CMOS, PBGA62, 8 X 10 MM, 1.40 MM HEIGHT, ROHS COMPLIANT, MO-210, LFBGA-62

文档预览

下载PDF文档
Multi-Purpose Flash Plus + SRAM ComboMemory
SST32HF1642 / SST32HF1682 / SST32HF3242 / SST32HF3282
SST32HF1622C / SST32HF1642C / SST32HF3242C
SST32HF16x2x / 32x2x / 6482x16/32/64Mb Flash + 4/8Mb SRAM, 32Mb Flash + 8Mb SRAM
(x16) MCP ComboMemories
Preliminary Specifications
FEATURES:
• ComboMemories organized as:
– SST32HF1622C: 1M x16 Flash + 128K x16 SRAM
– SST32HF1642x: 1M x16 Flash + 256K x16 SRAM
– SST32HF1682: 1M x16 Flash + 512K x16 SRAM
– SST32HF3242x: 2M x16 Flash + 256K x16 SRAM
– SST32HF3282: 2M x16 Flash + 512K x16 SRAM
• Single 2.7-3.3V Read and Write Operations
• Concurrent Operation
– Read from or Write to SRAM while
Erase/Program Flash
• Superior Reliability
– Endurance: 100,000 Cycles (typical)
– Greater than 100 years Data Retention
• Low Power Consumption:
– Active Current: 15 mA (typical) for
Flash or SRAM Read
– Standby Current:
- SST32HFx2: 60 µA (typical)
- SST32HFx2C: 12 µA (typical)
• Flexible Erase Capability
– Uniform 2 KWord sectors
– Uniform 32 KWord size blocks
• Erase-Suspend/Erase-Resume Capabilities
• Security-ID Feature
– SST: 128 bits; User: 128 bits
• Hardware Block-Protection/WP# Input Pin
– Top Block-Protection (top 32 KWord)
• Fast Read Access Times:
– Flash: 70 ns
– SRAM: 70 ns
• Latched Address and Data for Flash
• Flash Fast Erase and Word-Program:
– Sector-Erase Time: 18 ms (typical)
– Block-Erase Time: 18 ms (typical)
– Chip-Erase Time: 40 ms (typical)
– Word-Program Time: 7 µs (typical)
• Flash Automatic Erase and Program Timing
– Internal V
PP
Generation
• Flash End-of-Write Detection
– Toggle Bit
– Data# Polling
• CMOS I/O Compatibility
• JEDEC Standard Command Set
• Package Available
– 63-ball LFBGA (8mm x 10mm x 1.4mm)
– 62-ball LFBGA (8mm x 10mm x 1.4mm)
• All non-Pb (lead-free) devices are RoHS compliant
PRODUCT DESCRIPTION
The SST32HFx2/x2C ComboMemory devices integrate
a CMOS flash memory bank with a CMOS SRAM mem-
ory bank in a Multi-Chip Package (MCP), manufactured
with SST’s proprietary, high performance SuperFlash
technology. The SST32HF16x2/32x2 devices use a
PseudoSRAM. The SST32HF16x2C/3242C devices use
standard SRAM.
Featuring high performance Word-Program, the flash
memory bank provides a maximum Word-Program time of
7 µsec. To protect against inadvertent flash write, the
SST32HFx2/x2C devices contain on-chip hardware and
software data protection schemes. The SST32HFx2/x2C
devices offer a guaranteed endurance of 10,000 cycles.
Data retention is rated at greater than 100 years.
The SST32HFx2/x2C devices consist of two independent
memory banks with respective bank enable signals. The
Flash and SRAM memory banks are superimposed in the
same memory address space. Both memory banks share
common address lines, data lines, WE# and OE#. The
memory bank selection is done by memory bank enable
©2005 Silicon Storage Technology, Inc.
S71253-03-000
5/05
1
signals. The SRAM bank enable signal, BES# selects the
SRAM bank. The flash memory bank enable signal, BEF#
selects the flash memory bank. The WE# signal has to be
used with Software Data Protection (SDP) command
sequence when controlling the Erase and Program opera-
tions in the flash memory bank. The SDP command
sequence protects the data stored in the flash memory
bank from accidental alteration.
The SST32HFx2/x2C provide the added functionality of
being able to simultaneously read from or write to the
SRAM bank while erasing or programming in the flash
memory bank. The SRAM memory bank can be read or
written while the flash memory bank performs Sector-
Erase, Bank-Erase, or Word-Program concurrently. All
flash memory Erase and Program operations will automati-
cally latch the input address and data signals and complete
the operation in background without further input stimulus
requirement. Once the internally controlled Erase or Pro-
gram cycle in the flash bank has commenced, the SRAM
bank can be accessed for Read or Write.
The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
MPF+ and ComboMemory are trademarks of Silicon Storage Technology, Inc.
These specifications are subject to change without notice.
完成CCS v5中烧写Flash记录
环境:Win7 + CCS v5 +XDS100v2仿真器 + TMS320CF2812芯片 烧写方法:将SRAM.cmd替换成FLASH.cmd。一个通用的用于F2812的FLASH.cmd 例子为 MEMORY { PAGE 0 : OTP : origin = 0x3 ......
fish001 微控制器 MCU
FAQ_ BlueNRG 系列 DTM 介绍
本文作者:ST工程师Lucien KUANG 点击下载pdf文档查看:451035 关键词:DTM , BlueNRG 问题:客户经常问我你们的DTM怎么使用?有哪些功能 ST工程师解答: BlueNRG 的DTM 不 ......
nmg 意法半导体-低功耗射频
过儿生日快乐
顺带BS村长!! ...
wt1121 嵌入式系统
示波器开发,不知如何下手?
我想做个示波器 里面要保存大概500个波形,显示采用液晶显示器 时间采样单位是微秒级别的。 采用什么芯片啊? 板子我们公司没人做? 能找到外协么? 我对嵌入式不是太熟悉 高手们 ......
wuh2003 嵌入式系统
关于同相放大电路输入端开路,输出震荡的问题
本帖最后由 CQU_ZMY 于 2022-10-20 00:27 编辑 大佬们,最近做了一款单电源供电的同相放大电路,电路图如下。电源供电8V,输入端不接交流信号的情况下,输出波形如下,。输入端短路的话,就 ......
CQU_ZMY 模拟电子
过年啦!!eeworld为各位辛勤的工程师火车票奉上~
大家不要客气哈!...
呱呱 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1682  1377  2872  1113  488  50  10  35  48  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved