电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510BCA156M250AAG

产品描述SINGLE FREQUENCY XO, OE PIN 2 (O
产品类别无源元件   
文件大小683KB,共31页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

510BCA156M250AAG在线购买

供应商 器件名称 价格 最低购买 库存  
510BCA156M250AAG - - 点击查看 点击购买

510BCA156M250AAG概述

SINGLE FREQUENCY XO, OE PIN 2 (O

510BCA156M250AAG规格参数

参数名称属性值
类型XO(标准)
频率156.25MHz
功能启用/禁用
输出LVDS
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)23mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
菜菜问题,51汇编里有没有死循环?
经常看到最后是 HERE: SJMP HERE END 或者有 RETI END 而断点为HERE: SJMP HERE这样的语句,这样会不会陷入死循环呢?...
roy226 嵌入式系统
小白发问...为什么大家都写int main() 而不是void main()呢?
我觉得int main()这个很多此一举啊= =明明主函数不需要返回值嘛还非得写个return 0......
blue_bm 编程基础
请大家看看这个错误什么意思
到底错在哪了?新手,今年我们才开eda(vhdl版)我的程序:library ieee;use ieee.std_logic_1164.all;use ieee.std_logic_unsigned.all;entity shmxsh isport( data:out std_logic_vector(6 do ......
Hanux FPGA/CPLD
变频器调试的基本步骤
 一、变频器的空载通电验   11 将变频器的接地端子接地。   21 将变频器的电源输入端子经过漏电保护开关接到电源上。   31 检查变频器显示窗的出厂显示是否正常如果不正确应复位否则要求 ......
comeon365 工业自动化与控制
MSP430单片机控制IO口操作-LED灯闪烁.doc
MSP430初级入门例程!...
wpdy 微控制器 MCU
基于TMS320VC5509A的图像采集与识别系统
基于TMS320VC5509A的图像采集与识别系统...
shaomingyi DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1932  109  964  675  1479  40  36  11  56  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved