电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT646CL

产品描述Registered Bus Transceiver, 1-Func, 8-Bit, True Output, CMOS, CQCC28
产品类别逻辑   
文件大小92KB,共8页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT54FCT646CL概述

Registered Bus Transceiver, 1-Func, 8-Bit, True Output, CMOS, CQCC28

IDT54FCT646CL规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codeunknown
Is SamacsysN
控制类型INDEPENDENT CONTROL
计数方向BIDIRECTIONAL
JESD-30 代码S-XQCC-N28
JESD-609代码e0
逻辑集成电路类型REGISTERED BUS TRANSCEIVER
最大I(ol)0.048 A
位数8
功能数量1
端子数量28
最高工作温度125 °C
最低工作温度-55 °C
输出特性3-STATE
输出极性TRUE
封装主体材料CERAMIC
封装代码QCCN
封装等效代码LCC28,.45SQ
封装形状SQUARE
封装形式CHIP CARRIER
电源5 V
Prop。Delay @ Nom-Sup6 ns
认证状态Not Qualified
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层Tin/Lead (Sn/Pb)
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD
触发器类型POSITIVE EDGE
Base Number Matches1

文档预览

下载PDF文档
®
FAST CMOS OCTAL
TRANSCEIVER/REGISTER
IDT54/74FCT646
IDT54/74FCT646A
IDT54/74FCT646C
Integrated Device Technology, Inc.
FEATURES:
IDT54/74FCT646 equivalent to FAST™ speed;
IDT54/74FCT646A 30% faster than FAST
IDT54/74FCT646C 40% faster than FAST
Independent registers for A and B buses
Multiplexed real-time and stored data
I
OL
= 64mA (commercial) and 48mA (military)
CMOS power levels (1mW typical static)
TTL input and output level compatible
CMOS output level compatible
Available in 24-pin (300 mil) CERDIP, plastic DIP, SOIC,
CERPACK and 28-pin LCC
• Product available in Radiation Tolerant and Radiation
Enhanced Versions
• Military product compliant to MIL-STD-883, Class B
DESCRIPTION:
The IDT54/74FCT646/A/C consists of a bus transceiver
with 3-state D-type flip-flops and control circuitry arranged for
multiplexed transmission of data directly from the data bus or
from the internal storage registers.
The IDT54/74FCT646/A/C utilizes the enable control (
G
)
and direction (DIR) pins to control the transceiver functions.
SAB and SBA control pins are provided to select either real
time or stored data transfer. The circuitry used for select
control will eliminate the typical decoding glitch that occurs in
a multiplexer during the transition between stored and real-
time data. A LOW input level selects real-time data and a
HIGH selects stored data.
Data on the A or B data bus or both can be stored in the
internal D flip flops by LOW-to-HIGH transitions at the
appropriate clock pins (CPAB or CPBA) regardless of the
select or enable control pins.
FUNCTIONAL BLOCK DIAGRAM
G
DIR
CPBA
SBA
CPAB
SAB
1 OF 8 CHANNELS
B REG
1D
C
1
A
1
A REG
1D
C
1
B
1
TO 7 OTHER CHANNELS
2536 drw 01
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
FAST is a registered trademark of National Semiconductor Co.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1992
Integrated Device Technology, Inc.
MAY 1992
DSC-4626/2
7.18
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2389  2157  2568  194  1463  48  12  36  14  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved