电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550AG255M000DGR

产品描述VCXO; DIFF/SE; SINGLE FREQ; 10-1
产品类别无源元件   
文件大小458KB,共15页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

550AG255M000DGR在线购买

供应商 器件名称 价格 最低购买 库存  
550AG255M000DGR - - 点击查看 点击购买

550AG255M000DGR概述

VCXO; DIFF/SE; SINGLE FREQ; 10-1

550AG255M000DGR规格参数

参数名称属性值
类型VCXO
频率255MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±20ppm
绝对牵引范围(APR)±375ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)130mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1 . 4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si550
KW41Z+使用MCUXpressoIDE或MDK或IAR开发环境及注意事项
本帖最后由 damiaa 于 2017-5-1 21:59 编辑 KW41Z+学习使用开发环境(点灯) 任何开发板拿到手,用个程序点个灯还是很必须的。 1,下载并安装MCUXpressoIDE_10.0.0_344 2,下载并解压SDK_ ......
damiaa NXP MCU
STM32/STM32学习资料大放送(大约10G)
131282 131283131284131285 http://pan.baidu.com/s/1sZMcb...
qinkaiabc stm32/stm8
数码管时钟问题
#include<reg51.h> unsigned char hour = 12, min = 0, sec = 0; unsigned char code SEG_TAB = {0x3f,0x06,0x5b,0x4f,0x66,0x6d,0x7d,0x07,0x7f,0x6f}; //0-9数字 void Delay(unsigned c ......
eeleader-mcu 单片机
PCB小识——DDR布线规则与过程
多年前,无线时代(Beamsky)发布了一篇文章关于DDR布线指导的一篇文章,当时在网络上很受欢迎,有很多同行参与了转载。如今看来,那篇文章写得不够好,逻辑性不强,可操作性也不强。在近几年的 ......
ohahaha PCB设计
懂太阳能光伏层压机的大佬请进!
我是做太阳能光伏行业的新人,只会使用层压机。 我公司的设备:博硕半自动层压机(按钮式的) 设备问题:西门子LOGO! 230RC及230R, 详细说明:机器开机亮红灯(不能进行任何操作) ......
idklkl 能源基础设施

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 998  1401  2437  733  541  29  25  26  19  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved