电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74VHC4046MX

产品描述IC PHASE LOCK LOOP CMOS 16SOIC
产品类别半导体    模拟混合信号IC   
文件大小237KB,共16页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 选型对比 全文预览

74VHC4046MX在线购买

供应商 器件名称 价格 最低购买 库存  
74VHC4046MX - - 点击查看 点击购买

74VHC4046MX概述

IC PHASE LOCK LOOP CMOS 16SOIC

74VHC4046MX规格参数

参数名称属性值
类型锁相环路(PLL)
PLL
输入CMOS
输出三态
电路数1
比率 - 输入:输出1:2
差分 - 输入:输出无/无
频率 - 最大值14MHz
分频器/倍频器无/无
电压 - 电源2 V ~ 6 V
工作温度-40°C ~ 85°C
安装类型表面贴装
封装/外壳16-SOIC(0.154",3.90mm 宽)
供应商器件封装16-SOIC

文档预览

下载PDF文档
74VHC4046 CMOS Phase Lock Loop
April 1994
Revised October 2003
74VHC4046
CMOS Phase Lock Loop
General Description
The VHC4046 is a low power phase lock loop utilizing
advanced silicon-gate CMOS technology to obtain high fre-
quency operation both in the phase comparator and VCO
sections. This device contains a low power linear voltage
controlled oscillator (VCO), a source follower, and three
phase comparators. The three phase comparators have a
common signal input and a common comparator input. The
signal input has a self biasing amplifier allowing signals to
be either capacitively coupled to the phase comparators
with a small signal or directly coupled with standard input
logic levels. This device is similar to the CD4046 except
that the Zener diode of the metal gate CMOS device has
been replaced with a third phase comparator.
Phase Comparator I is an exclusive OR (XOR) gate. It pro-
vides a digital error signal that maintains a 90 phase shift
between the VCO’s center frequency and the input signal
(50% duty cycle input waveforms). This phase detector is
more susceptible to locking onto harmonics of the input fre-
quency than phase comparator I, but provides better noise
rejection.
Phase comparator III is an SR flip-flop gate. It can be used
to provide the phase comparator functions and is similar to
the first comparator in performance.
Phase comparator II is an edge sensitive digital sequential
network. Two signal outputs are provided, a comparator
output and a phase pulse output. The comparator output is
a 3-STATE output that provides a signal that locks the VCO
output signal to the input signal with 0 phase shift between
them. This comparator is more susceptible to noise throw-
ing the loop out of lock, but is less likely to lock onto har-
monics than the other two comparators.
In a typical application any one of the three comparators
feed an external filter network which in turn feeds the VCO
input. This input is a very high impedance CMOS input
which also drives the source follower. The VCO’s operating
frequency is set by three external components connected
to the C1
A
, C1
B
, R
1
and R
2
pins. An inhibit pin is provided
to disable the VCO and the source follower, providing a
method of putting the IC in a low power state.
The source follower is a MOS transistor whose gate is con-
nected to the VCO input and whose drain connects the
Demodulator output. This output normally is used by tying
a resistor from pin 10 to ground, and provides a means of
looking at the VCO input without loading down modifying
the characteristics of the PLL filter.
Features
s
Low dynamic power consumption:
s
Maximum VCO operating frequency:
(V
CC
=
4.5V)
s
Fast comparator response time (V
CC
=
4.5V)
Comparator I:
Comparator II:
Comparator III:
25 ns
30 ns
25 ns
(V
CC
=
4.5V)
12 MHz
s
VCO has high linearity and high temperature stability
s
Pin and function compatible with the 74HC4046
Ordering Code:
Order Number
74VHC4046M
74VHC4046MTC
74VHC4046N
Package Number
M16A
MTC16
N16E
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
© 2003 Fairchild Semiconductor Corporation
DS011675
www.fairchildsemi.com

74VHC4046MX相似产品对比

74VHC4046MX 74VHC4046MTC 74VHC4046MTCX 74VHC4046M
描述 IC PHASE LOCK LOOP CMOS 16SOIC IC PHASE LOCK LOOP CMOS 16TSSOP IC PHASE LOCK LOOP CMOS 16TSSOP IC PHASE LOCK LOOP CMOS 16SOIC
类型 锁相环路(PLL) 锁相环路(PLL) 锁相环路(PLL) 锁相环路(PLL)
PLL
输入 CMOS CMOS CMOS CMOS
输出 三态 三态 三态 三态
电路数 1 1 1 1
比率 - 输入:输出 1:2 1:2 1:2 1:2
差分 - 输入:输出 无/无 无/无 无/无 无/无
频率 - 最大值 14MHz 14MHz 14MHz 14MHz
分频器/倍频器 无/无 无/无 无/无 无/无
电压 - 电源 2 V ~ 6 V 2 V ~ 6 V 2 V ~ 6 V 2 V ~ 6 V
工作温度 -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C
安装类型 表面贴装 表面贴装 表面贴装 表面贴装
封装/外壳 16-SOIC(0.154",3.90mm 宽) 16-TSSOP(0.173",4.40mm 宽) 16-TSSOP(0.173",4.40mm 宽) 16-SOIC(0.154",3.90mm 宽)
供应商器件封装 16-SOIC 16-TSSOP 16-TSSOP 16-SOIC
最后70分求解USB驱动错误!
SmartcardUpdateCardCapabilities函数返回0xC0000014,STATUS_UNRECOGNIZED_MEDIA ATR是从USB里读到的,请高手指点,谢谢!...
hututu 嵌入式系统
是与却是的面目
爱的是书,读的却是世界; 沏的是茶,学的却是生活; 斟的是酒,品的却是艰辛。 ...
yimeng1988 工作这点儿事
关于wince RegFlushKey 函数了解
在wince6.0 随便找个例子看看 BOOL CApplicationPropPage::WriteRegistrySettings() { DEBUGMSG (1, (L"CApplicationPropPage::WriteRegistrySettings() ")); /*********************** ......
Wince.Android 嵌入式系统
FPGA 接腳問題
請問一下, 我使用XC3S700A FPGA, SUSPEND, INIT_B, PUDC_B, PROG_Band AWAKE 這五隻腳位要如何處理? 空接? 接VDD? 還是接地? 我有外接一個 SPI flash memory (M25P16), 跟上面的五隻腳位有關連 ......
jeff0725 FPGA/CPLD
咨询一个关于arm上linux学习的问题,要学linux移植和驱动我需要买仿真机吗
我想买一个开发板学习用,但不太懂,如果我想学习linux移植和驱动开发该买些什么呀?要学linux移植和驱动我需要买仿真机吗? ...
q91391 Linux开发
MSP MCU I2C入门指南
I2C(或称为I2C,集成电路总线)是一种两线制通信形式,主要用来在短距离、电路板间的应用中,实现微控制器与外设IC之间的低速通信。由于其采用范围很广,所以学习使用I2C与MSP MCU之间的通信已 ......
Jacktang DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1396  1701  784  957  567  53  3  47  23  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved