电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVTH16952MTDX

产品描述IC TXRX NON-INVERT 3.6V 56TSSOP
产品类别半导体    逻辑   
文件大小74KB,共8页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
标准
下载文档 详细参数 选型对比 全文预览

74LVTH16952MTDX在线购买

供应商 器件名称 价格 最低购买 库存  
74LVTH16952MTDX - - 点击查看 点击购买

74LVTH16952MTDX概述

IC TXRX NON-INVERT 3.6V 56TSSOP

74LVTH16952MTDX规格参数

参数名称属性值
逻辑类型收发器,非反相
元件数2
每元件位数8
输出类型三态
电流 - 输出高,低32mA,64mA
电压 - 电源2.7 V ~ 3.6 V
工作温度-40°C ~ 85°C(TA)
安装类型表面贴装
封装/外壳56-TFSOP(0.240",6.10mm 宽)
供应商器件封装56-TSSOP

文档预览

下载PDF文档
74LVT16952 • 74LVTH16952 Low Voltage 16-Bit Registered Transceiver with 3-STATE Outputs
January 2000
Revised October 2001
74LVT16952 • 74LVTH16952
Low Voltage 16-Bit Registered Transceiver
with 3-STATE Outputs
General Description
The LVT16952 and LVTH16952 are 16-bit registered
transceivers. Two 8-bit back to back registers store data
flowing in both directions between two bidirectional buses.
Separate clock, clock enable, and output enable signals
are provided for each register.
The LVTH16952 data inputs include bushold, eliminating
the need for external pull-up resistors to hold unused
inputs.
The registered transceiver is designed for low-voltage
(3.3V) V
CC
applications, but with the capability to provide a
TTL interface to a 5V environment.
The LVT16952 and LVTH16952 are fabricated with an
advanced BiCMOS technology to achieve high speed oper-
ation similar to 5V ABT while maintaining low power dissi-
pation.
Features
s
Input and output interface capability to systems at
5V V
CC
s
Bushold data inputs eliminate the need for external
pull-up resistors to hold unused inputs (74LVTH16952)
s
Live insertion/extraction permitted
s
Power Up/Down high impedance provides glitch-free
bus loading
s
Outputs source/sink
32 mA/
+
64 mA
s
Functionally compatible with the 74 series 16952
s
Latch-up conforms to JEDEC JED78
s
ESD performance:
Human-body model
>
2000V
Machine model
>
200V
Charged-device model
>
1000V
Ordering Code:
Order Number
74LVT16952MEA
(Preliminary)
74LVT16952MTD
(Preliminary)
74LVTH16952MEA
74LVTH16952MTD
Package Number
MS56A
MTD56
MS56A
MTD56
Package Description
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300" Wide
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
© 2001 Fairchild Semiconductor Corporation
DS500103
www.fairchildsemi.com

74LVTH16952MTDX相似产品对比

74LVTH16952MTDX 74LVTH16952MTD 74LVTH16952MEA 74LVTH16952MEAX
描述 IC TXRX NON-INVERT 3.6V 56TSSOP Bus Transceivers 16-Bit Trans/Reg Bus Transceivers 16-Bit Trans/Reg IC TXRX NON-INVERT 3.6V 56SSOP

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 818  11  2656  2783  621  17  1  54  57  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved