电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510CBA148M500AAGR

产品描述SINGLE FREQUENCY XO, OE PIN 2 (O
产品类别无源元件   
文件大小683KB,共31页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

510CBA148M500AAGR在线购买

供应商 器件名称 价格 最低购买 库存  
510CBA148M500AAGR - - 点击查看 点击购买

510CBA148M500AAGR概述

SINGLE FREQUENCY XO, OE PIN 2 (O

510CBA148M500AAGR规格参数

参数名称属性值
类型XO(标准)
频率148.5MHz
功能启用/禁用
输出CMOS
电压 - 电源3.3V
频率稳定度±25ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)26mA
安装类型表面贴装
封装/外壳4-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
半圆的感应键怎么画?
半圆的感应键应该怎么画?求高手指点 ...
zttian PCB设计
如何用普通的IO口发送脉冲和脉冲解码
如何用普通的IO口发送脉冲和脉冲解码...
denglongtao 嵌入式系统
【主题月】电路板上0Ω电阻和直接连接有什么区别?
为什么用0Ω电阻,和直接连接有什么区别吗? ...
sigma 电源技术
FPGA(cyclone4)第二期流水灯程序真捉急
本着“天下难事必作于易,天下大事必作于细”的思路指导,开始了我轰轰烈烈的FPGA开发板的学习,最经典的程序莫过于流水灯的程序了,因为以前有一些C语言的基础,想来VERILOG也不是什么难事,可 ......
wsdymg FPGA/CPLD
串行静态数码管显示
本帖最后由 paulhyde 于 2014-9-15 03:34 编辑 两个数码管通过74LS595级联 相应的硬件电路图相当简单 三根信号线便可控制多个数码管的显示(本程序只连接了两个) 为MCU的I/o口紧张的系统省 ......
yangc 电子竞赛
IPTV管理体制未来展望
本帖最后由 jameswangsynnex 于 2015-3-3 19:57 编辑 IPTV管理体制需改进 融合发展是关键 2006-7-11 信产部副部长娄勤俭近日表示,手机电视按照目前的分类体制很难划分清楚由谁管,这样对该产 ......
hkn 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1669  348  2701  2050  1817  9  36  46  53  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved