电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

552AM000123DGR

产品描述VCXO; DIFF/SE; DUAL FREQ; 10-141
产品类别无源元件   
文件大小477KB,共15页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

552AM000123DGR在线购买

供应商 器件名称 价格 最低购买 库存  
552AM000123DGR - - 点击查看 点击购买

552AM000123DGR概述

VCXO; DIFF/SE; DUAL FREQ; 10-141

552AM000123DGR规格参数

参数名称属性值
类型VCXO
频率 - 输出 1155.52MHz
频率 - 输出 2166.62857MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)130mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳6-SMD,无引线
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si 5 5 2
R
EVISION
D
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R Y S TA L
O
SCILLATOR
(VCXO) 10 MH
Z TO
1 . 4 G H
Z
Features
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Ordering Information:
Low-jitter clock generation
Optical modules
Clock and data recovery
See page 10.
Description
The Si552 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments typically found in communication
systems. The Si552 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Pin Assignments:
See page 9.
(Top View)
V
C
1
2
3
6
5
4
V
DD
FS
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
ADC
V
C
FS
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si552
Intel WISP
论坛里有没有人做过Intel的WISP(Wireless Identification and Sensing Platform)有关的研究?我有问题欲请教。 ...
zmj1224 无线连接
电路设计仿真问题
小弟最近在设计一个高频数据采集的模拟电路,请教各位大虾,那款仿真软件元件库比较丰富,比较好用? ADS?Multisim ?Proteus?还是其他?大家交流一下啊...
sweety 嵌入式系统
串口波特率 修改
请教下大牛们一个设置串口波特率的问题int openGPRSdev(void){ int fd; struct termios options; char dev="/dev/modem0"; fd = open(dev, O_RDWR | O_NOCTTY | O_NDELAY); if(fd < 0) { pri ......
tracyjk 嵌入式系统
初学stm32心得奉上感悟~
最近接触了stm32遇到了不少的问题,最近终于了有大的进展~特意把心得与之分享。希望有助与新手能少走些弯路。 我以前是用MSP430,pic,avr等单片机,最近去了一个新的公司,公司用的单 ......
jasonb stm32/stm8
关于求职招聘中的疑惑
本人以前一直做的是嵌入式应用层方面的工作,看到一家公司的求职要求如下: “熟悉USB,I2C,RS232底层通信,具有基本模拟,数字,嵌入式硬件基础,可以和硬件工程师流畅交流” 问题1:熟 ......
binfeng123 求职招聘
第3篇-玩转Thinker Board之FSMC总线接口设计
之前在我的 “开源信号发生器” STM32+SPARTAN3E+DAC 中调通了STM32与FPGA FSMC总线通信,使用了16位接口。 请参考帖子 https://bbs.eeworld.com.cn/thread-335209-1-1.html 时间一长 都忘 ......
sblpp DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2417  383  1089  2471  1006  49  20  19  25  33 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved