512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM
Features
DDR2 SDRAM FBDIMM
MT9HTF6472F – 512MB
MT9HTF12872F – 1GB
For the component data sheet, refer to Micron’s Web site:
www.micron.com
Features
• 240-pin, DDR2 fully-buffered dual in-line memory
module (FBDIMM)
• Fast data transfer rates: PC2-4200, PC2-5300, or
PC2-6400
• 512MB (64 Meg x 72), 1GB (128 Meg x 72)
• 3.2 Gb/s, 4.0 Gb/s, and 4.8 Gb/s link transfer rates
• High-speed, 1.5V differential, point-to-point link
between the host controller and advanced memory
buffer (AMB)
• Fault tolerant; can work around a bad bit lane in
each direction
• High-density scaling with up to eight FBDIMMs per
channel
• SMBus interface to AMB for configuration register
access
• In-band and out-of-band command access
• Deterministic protocol
–
Enables memory controller to optimize DRAM
accesses for maximum performance
–
Delivers precise control and repeatable memory
behavior
• Automatic DDR2 SDRAM bus and channel
calibration
• Transmitter de-emphasis to reduce ISI
• MBIST and IBIST test functions
• Transparent mode for DRAM test support
Figure 1:
240-Pin FBDIMM (MO-256 R/C A)
PCB height: 30.35mm (1.19in)
Features (continued)
• V
DD
= V
DD
Q = +1.8V for DRAM
• V
REF
= 0.9V SDRAM command and address
termination
• V
CC
= 1.5V for AMB
• V
DDSPD
= +3.0V to +3.6V for AMB and EEPROM
• Serial presence-detect (SPD) with EEPROM
• Gold edge contacts
• Single rank
• Supports 95°C operation with 2X refresh
Options
• Package
–
240-pin DIMM (Pb-free)
• Frequency/CAS latency
–
2.5ns @ CL = 5 (DDR2-800)
–
3.0ns @ CL = 5 (DDR2-667)
–
3.75ns @ CL = 4 (DDR2-533)
1
Marking
Y
-80E
-667
-53E
Notes: 1. Not recommended for new designs.
Table 1:
Speed
Grade
-80E
-667
-53E
Key Timing Parameters
Data Rate (MT/s)
Industry Nomenclature
PC2-6400
PC2-5300
PC2-4200
CL = 5
800
667
–
CL = 4
533
533
533
CL = 3
–
400
400
t
RCD
t
RP
t
RC
(ns)
12.5
15
15
(ns)
12.5
15
15
(ns)
55
55
55
PDF: 09005aef81a2f1eb/Source: 09005aef81a2f20c
HTF9C64_128x72F.fm - Rev. B 9/07 EN
1
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2005 Micron Technology, Inc. All rights reserved.
Products and specifications discussed herein are subject to change by Micron without notice.
512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM
Features (continued)
Table 2:
Parameter
Refresh count
Device bank address
Device page size per bank
Device configuration
Row address
Column address
Module rank address
Addressing
512MB
8K
4 (BA0, BA1)
1KB
512Mb (64 Meg x 8)
16K (A0–A13)
1K (A0–A9)
1 (S0#)
1GB
8K
8 (BA0–BA2)
1KB
1Gb (128 Meg x 8)
16K (A0–A13)
1K (A0–A9)
1 (S0#)
Table 3:
Part Numbers and Timing Parameters – 512MB
Base device: MT47H64M8,
1
512Mb DDR2 SDRAM
Module
Density
512MB
512MB
512MB
Module
Memory Clock/ Clock Cycles Link Transfer
Bandwidth
Data Rate
(CL-
t
RCD-
t
RP)
Rate
6.4 GB/s
5.3 GB/s
4.3 GB/s
2.5ns/800 MT/s
3.0ns/667 MT/s
3.75ns/533 MT/s
5-5-5
5-5-5
4-4-4
4.8 GT/s
4.0 GT/s
3.2 GT/s
Part Number
2
MT9HTF6472FY-80E__
MT9HTF6472FY-667__
MT9HTF6472FY-53E__
Configuration
64 Meg x 72
64 Meg x 72
64 Meg x 72
Table 4:
Part Numbers and Timing Parameters – 1GB
Base device: MT47H128M8,
1
1Gb DDR2 SDRAM
Module
Density
1GB
1GB
1GB
Module
Memory Clock/ Clock Cycles Link Transfer
Bandwidth
Data Rate
(CL-
t
RCD-
t
RP)
Rate
6.4 GB/s
5.3 GB/s
4.3 GB/s
2.5ns/800 MT/s
3.0ns/667 MT/s
3.75ns/533 MT/s
5-5-5
5-5-5
4-4-4
4.8 GT/s
4.0 GT/s
3.2 GT/s
Part Number
2
MT9HTF12872FY-80E__
MT9HTF12872FY-667__
MT9HTF12872FY-53E__
Notes:
Configuration
128 Meg x 72
128 Meg x 72
128 Meg x 72
1. Data sheets for the base devices can be found on Micron’s Web page.
2. All part numbers end with a four-place code (not shown) that designates component, PCB,
and AMB revisions. Consult factory for current revision codes.
Example: MT9HTF12872FY-667E1D4.
PDF: 09005aef81a2f1eb/Source: 09005aef81a2f20c
HTF9C64_128x72F.fm - Rev. B 9/07 EN
2
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2005 Micron Technology, Inc. All rights reserved.
512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM
Pin Assignments and Descriptions
Pin Assignments and Descriptions
Table 5:
Pin Assignments
240-Pin FBDIMM Front
Pin Symbol Pin Symbol Pin Symbol Pin Symbol
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
V
DD
V
DD
V
DD
V
SS
V
DD
V
DD
V
DD
V
SS
V
CC
V
CC
V
SS
V
CC
V
CC
V
SS
V
TT
DNU
RESET#
V
SS
DNU
DNU
V
SS
PN0
PN0#
V
SS
PN1
PN1#
V
SS
PN2
PN2#
V
SS
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
PN3
PN3#
V
SS
PN4
PN4#
V
SS
PN5
PN5#
V
SS
PN13
1
PN13#
1
V
SS
V
SS
DNU
DNU
V
SS
V
SS
PN12
1
PN12#
1
V
SS
PN6
PN6#
V
SS
PN7
PN7#
V
SS
PN8
PN8#
V
SS
PN9
Notes:
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
PN9#
V
SS
PN10
PN10#
V
SS
PN11
PN11#
V
SS
V
SS
PS0
PS0#
V
SS
PS1
PS1#
V
SS
PS2
PS2#
V
SS
PS3
PS3#
V
SS
PS4
PS4#
V
SS
V
SS
DNU
DNU
V
SS
V
SS
PS9
1
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
PS9#
1
V
SS
PS5
PS5#
V
SS
PS6
PS6#
V
SS
PS7
PS7#
V
SS
PS8
PS8#
V
SS
DNU
DNU
V
SS
V
DD
V
DD
V
SS
V
DD
V
DD
V
DD
V
SS
V
DD
V
DD
V
TT
SA2
SDA
SCL
Pin Symbol
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
V
DD
V
DD
V
DD
V
SS
V
DD
V
DD
V
DD
V
SS
V
CC
V
CC
V
SS
V
CC
V
CC
V
SS
V
TT
DNU
M_TEST
(DNU)
V
SS
DNU
DNU
V
SS
SN0
SN0#
V
SS
SN1
SN1#
V
SS
SN2
SN2#
V
SS
240-Pin FBDIMM Back
Pin Symbol Pin Symbol Pin Symbol
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
SN3
SN3#
V
SS
SN4
SN4#
V
SS
SN5
SN5#
V
SS
SN13
1
SN13#
1
V
SS
V
SS
DNU
DNU
V
SS
V
SS
SN12
1
SN12#
1
V
SS
SN6
SN6#
V
SS
SN7
SN7#
V
SS
SN8
SN8#
V
SS
SN9
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
SN9#
V
SS
SN10
SN10#
V
SS
SN11
SN11#
V
SS
V
SS
SS0
SS0#
V
SS
SS1
SS1#
V
SS
SS2
SS2#
V
SS
SS3
SS3#
V
SS
SS4
SS4#
V
SS
V
SS
DNU
DNU
V
SS
V
SS
SS9
1
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
SS9#
1
V
SS
SS5
SS5#
V
SS
SS6
SS6#
V
SS
SS7
SS7#
V
SS
SS8
SS8#
V
SS
DNU
DNU
V
SS
228
SCK
229 SCK#
230
V
SS
231
V
DD
232
V
DD
233
V
DD
234
V
SS
235
V
DD
236
V
DD
237
V
TT
238 V
DDSPD
239
SA0
240
SA1
1. The following signals are cyclical redundancy code (CRC) bits and thus appear out of the
normal sequence: PN12/PN12#, SN12/SN12#, PN13/PN13#, SN13/SN13#, PS9/PS9#, SS9/SS9#.
PDF: 09005aef81a2f1eb/Source: 09005aef81a2f20c
HTF9C64_128x72F.fm - Rev. B 9/07 EN
3
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2005 Micron Technology, Inc. All rights reserved.
512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM
Pin Assignments and Descriptions
Table 6:
Symbol
PS0–PS9
PS0#–PS9#
SCK
SCK#
SCL
SS0–SS9
SS0#–SS9#
PN0–PN13
PN0#–PN13#
SN0–SN13
SN0#–SN13#
SA0–SA2
SDA
RESET#
V
CC
V
DD
V
DDSPD
V
SS
V
TT
M_TEST
Pin Descriptions
Type
Input
Input
Input
Input
Input
Input
Input
Output
Output
Output
Output
I/O
I/O
Supply
Supply
Supply
Supply
Supply
Supply
–
Description
Primary southbound data, positive lines.
Primary southbound data, negative lines.
System clock input, positive line.
System clock Input, negative line.
Serial presence-detect (SPD) clock input.
Secondary southbound data, positive lines.
Secondary southbound data, negative lines.
Primary northbound data, positive lines.
Primary northbound data, negative lines.
Secondary northbound data, positive lines.
Secondary northbound data, negative lines.
SPD address inputs, also used to select the FBDIMM number in the AMB.
SPD data input/output.
AMB reset signal.
AMB core power and AMB channel interface power (1.5V).
DRAM power and AMB DRAM I/O power (1.8V).
SPD/AMB SMBUS power (3.3V).
Ground.
DRAM address/command/clock termination power (V
DD
/2).
The M_Test pin provides an external connection for testing the margin of V
REF
, which is
produced by a voltage divider on the module. It is not intended to be used in normal system
operation and must not be connected (DNU) in a system. This test pin may have other
features on future card designs and will be included in this specification at that time.
Do not use.
DNU
–
PDF: 09005aef81a2f1eb/Source: 09005aef81a2f20c
HTF9C64_128x72F.fm - Rev. B 9/07 EN
4
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2005 Micron Technology, Inc. All rights reserved.
512MB, 1GB (x72, SR) 240-Pin DDR2 SDRAM FBDIMM
Block Diagrams
Block Diagrams
Figure 2:
System Block Diagram
DDR2
connector
with unique key
Commodity
DDR2
SDRAM
devices
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
DDR2
component
10
Up to 8 modules
AMB
Memory
controller
14
DDR2
component
DDR2
component
DDR2
component
AMB
DDR2
component
DDR2
component
DDR2
component
DDR2
component
AMB
DDR2
component
DDR2
component
DDR2
component
DDR2
component
• • •
AMB
DDR2
component
DDR2
component
DDR2
component
DDR2
component
SMBus
DDR2
component
CK
source
SMBus
access
to
buffer
registers
Common clock
source
PDF: 09005aef81a2f1eb/Source: 09005aef81a2f20c
HTF9C64_128x72F.fm - Rev. B 9/07 EN
5
Micron Technology, Inc., reserves the right to change products or specifications without notice.
©2005 Micron Technology, Inc. All rights reserved.