电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9156AI-1D2-25E156.250000X

产品描述OSC MEMS 156.25MHZ LVPECL SMD
产品类别无源元件   
文件大小282KB,共8页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT9156AI-1D2-25E156.250000X概述

OSC MEMS 156.25MHZ LVPECL SMD

SIT9156AI-1D2-25E156.250000X规格参数

参数名称属性值
类型MEMS(硅)
频率156.25MHz
功能启用/禁用
输出LVPECL
电压 - 电源2.5V
频率稳定度±25ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)69mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.039"(1.00mm)
电流 - 电源(禁用)(最大值)35mA

文档预览

下载PDF文档
SiT9156
LVPECL, LVDS Oscillator (XO) with 0.3 ps Jitter for 10Gb Ethernet
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
0.3 ps RMS phase jitter (random) for 10GbE applications
Frequency stability as low as ±10 ppm
100% drop-in replacement for quartz and SAW oscillators
Configurable positive frequency shift, +25, +50, or +75 ppm
Industry-standard packages: 3.2 x 2.5, 5.0 x 3.2, 7.0 x 5.0 mmxmm
Industrial and extended commercial temperature ranges
Best in class 1-year and 10-year aging
Best resilience, up to 40x better than quartz
For other frequencies, refer to SiT9121 or 9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
f
Typ.
3.3
2.5
Max.
3.63
2.75
3.63
Unit
V
V
V
MHz
Termination schemes in Figures 1 and 2 - XX ordering code
156.253906 MHz, +25 PPM from 156.250000
156.257812 MHz, +50 PPM from 156.250000
156.261718 MHz, +75 PPM from 156.250000
Condition
LVPECL and LVDS, Common Electrical Characteristics
156.25000, 156.253906,
156.257812, 156.261718,
161.132800
-10
-20
-25
-50
100
6
6
61
1.6
300
0.25
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
500
120
0.3
Frequency Stability
F_stab
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Pin 1, ST logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time ST pin crosses
50% threshold.
Contact SiTime for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
ST = Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 156.25 MHz - For other frequencies, T_oe = 100ns + 3 period
IEEE802.3-2005 10GbE jitter measurement specifications
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Phase Jitter (random)
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_phj
-2
-5
-40
-20
70%
2
45
Vdd-1.1
Vdd-1.9
1.2
LVPECL, DC and AC Characteristics
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
250
47
350
55
35
450
mA
mA
mV
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
See Figure 2
SiTime Corporation
Rev. 1.06
990 Almanor Avenue, Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised October 6, 2014
对SPT6603A程序烧制
SPT6603A是一款最近推出的针对来电显示和语音拨号产品而专门设计的微处理器 现在需要对这芯片进行编写 请各位大侠帮帮忙 ...
zxmjiangjun 嵌入式系统
基于SOCFPGA的无线图传系统
本帖最后由 chuqiao 于 2016-1-2 21:55 编辑 基于SOCFPGA的无线图传系统关键词 图传 SOC 视频压缩 信道编码 COFDM 1. 简介 无线数字视频传输系统(图传)广泛应用于利用无人机进行视频/ ......
chuqiao FPGA/CPLD
上拉排阻的符号
大家好: 上拉排阻的内部是什么样的,具体的符号是什么样的,谁能告诉我一下,多谢了!...
fall1979 嵌入式系统
科学家最新研制大脑芯片可帮助盲人恢复视力
腾讯科技讯(悠悠/编译)据国外媒体报道,澳大利亚莫纳什大学莫纳什视觉中心最新研制一种计算机芯片,可以帮助盲人恢复视觉能力,它将植入大脑视觉皮层中,大脑视觉皮层位于头部后端负责控制视 ......
凯哥 创意市集
菜鸟发帖,问下看门狗工作
我看书的理解:看门狗是二次超时,第一次超时,产生一个中断,然后再中断服务里面重载计数器的值,当计数器第二次计到0,产生复位信号。 现在的疑问:1.重载计数器的值时是在第一次超时的中断 ......
慢慢来 微控制器 MCU
求基于FPGA的指纹验证(verilog)的源代码
哪位大侠有基于FPGA的指纹验证(verilog)的源代码,可以发份到我邮箱里不?527058534@qq.com非常感谢...
cfs910901 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1642  2007  1897  1617  2478  8  23  2  25  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved