电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72T1895L5BBI8

产品描述IC FIFO 65536X18 5NS 144BGA
产品类别半导体    逻辑   
文件大小498KB,共55页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

72T1895L5BBI8概述

IC FIFO 65536X18 5NS 144BGA

72T1895L5BBI8规格参数

参数名称属性值
存储容量1.125M(64K x 18)(128K x 9)
功能同步
数据速率200MHz
访问时间3.6ns
电压 - 电源2.375V ~ 2.625V
电流 - 电源(最大值)60mA
总线方向单向
扩充类型深度,宽度
可编程标志支持
中继能力
FWFT 支持
工作温度-40°C ~ 85°C
安装类型表面贴装
封装/外壳144-BGA
供应商器件封装144-PBGA(13x13)

文档预览

下载PDF文档
2.5 VOLT HIGH-SPEED TeraSync™ FIFO
IDT72T1845, IDT72T1855
18-BIT/9-BIT CONFIGURATIONS
IDT72T1865, IDT72T1875
2,048 x 18/4,096 x 9, 4,096 x 18/8,192 x 9, 8,192 x 18/16,384 x 9,
IDT72T1885, IDT72T1895
16,384 x 18/32,768 x 9, 32,768 x 18/65,536 x 9, 65,536 x 18/131,072 x 9,
IDT72T18105, IDT72T18115
131,072 x 18/262,144 x 9, 262,144 x 18/524,288 x 9, 524,288 x 18/1,048,576 x 9
IDT72T18125
FEATURES:
Choose among the following memory organizations:
IDT72T1845
2,048 x 18/4,096 x 9
IDT72T1855
4,096 x 18/8,192 x 9
IDT72T1865
8,192 x 18/16,384 x 9
IDT72T1875
16,384 x 18/32,768 x 9
IDT72T1885
32,768 x 18/65,536 x 9
IDT72T1895
65,536 x 18/131,072 x 9
IDT72T18105
131,072 x 18/262,144 x 9
IDT72T18115
262,144 x 18/524,288 x 9
IDT72T18125
524,288 x 18/1,048,576 x 9
Up to 225 MHz Operation of Clocks
User selectable HSTL/LVTTL Input and/or Output
Read Enable & Read Clock Echo outputs aid high speed operation
User selectable Asynchronous read and/or write port timing
2.5V LVTTL or 1.8V, 1.5V HSTL Port Selectable Input/Ouput voltage
3.3V Input tolerant
Mark & Retransmit, resets read pointer to user marked position
Write Chip Select (WCS) input enables/disables Write operations
Read Chip Select (RCS) synchronous to RCLK
Programmable Almost-Empty and Almost-Full flags, each flag can
default to one of eight preselected offsets
Program programmable flags by either serial or parallel means
Selectable synchronous/asynchronous timing modes for Almost-
Empty and Almost-Full flags
Separate SCLK input for Serial programming of flag offsets
User selectable input and output port bus-sizing
- x9 in to x9 out
- x9 in to x18 out
- x18 in to x9 out
- x18 in to x18 out
Big-Endian/Little-Endian user selectable byte representation
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Empty, Full and Half-Full flags signal FIFO status
Select IDT Standard timing (using
EF
and
FF
flags) or First Word
Fall Through timing (using
OR
and
IR
flags)
Output enable puts data outputs into high impedance state
JTAG port, provided for Boundary Scan function
Available in 144-pin (13mm x 13mm) or 240-pin (19mm x 19mm)
PlasticBall Grid Array (PBGA)
Easily expandable in depth and width
Independent Read and Write Clocks (permit reading and writing
simultaneously)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts are available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
D
0
-D
n
(x18 or x9)
WEN
WCLK/WR
WCS
LD
SEN
SCLK
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
PFM
FSEL0
FSEL1
ASYW
WRITE CONTROL
LOGIC
RAM ARRAY
2,048 x 18 or 4,096 x 9
4,096 x 18 or 8,192 x 9
8,192 x 18 or 16,384 x 9
16,384 x 18 or 32,768 x 9
32,768 x 18 or 65,536 x 9
65,536 x 18 or 131,072 x 9
131,072 x 18 or 262,144 x 9
262,144 x 18 or 524,288 x 9
524,288 x 18 or 1,048,576 x 9
FLAG
LOGIC
WRITE POINTER
BE
IP
IW
OW
MRS
PRS
TCK
TRST
TMS
TDO
TDI
Vref
WHSTL
RHSTL
SHSTL
CONTROL
LOGIC
BUS
CONFIGURATION
RESET
LOGIC
READ POINTER
OUTPUT REGISTER
READ
CONTROL
LOGIC
RT
MARK
ASYR
JTAG CONTROL
(BOUNDARY SCAN)
RCLK/RD
REN
RCS
HSTL I/0
CONTROL
OE
EREN
5909 drw01
Q
0
-Q
n
(x18 or x9)
ERCLK
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
FEBRUARY 2009
DSC-5909/19

72T1895L5BBI8相似产品对比

72T1895L5BBI8 72T1865L5BBGI 72T1895L4-4BBI 72T1895L6-7BBI 72T1865L5BBGI8 72T1865L5BBI8 72T1875L5BBI8
描述 IC FIFO 65536X18 5NS 144BGA IC FIFO 8192X18 5NS 144BGA IC FIFO 65536X18 4NS 144BGA IC FIFO 65536X18 6-7NS 144BGA IC FIFO 8192X18 5NS 144BGA IC FIFO 8192X18 5NS 144BGA IC FIFO 16384X18 2.5V 5NS 144BGA
存储容量 1.125M(64K x 18)(128K x 9) 144K(8K x 18)(16K x 9) 1.125M(64K x 18)(128K x 9) 1.125M(64K x 18)(128K x 9) 144K(8K x 18)(16K x 9) 144K(8K x 18)(16K x 9) 288K(16K x 18)(32K x 9)
功能 同步 同步 同步 同步 同步 同步 同步
数据速率 200MHz 200MHz 200MHz 200MHz 200MHz 200MHz 200MHz
访问时间 3.6ns 3.6ns 3.6ns 3.6ns 3.6ns 3.6ns 3.6ns
电压 - 电源 2.375V ~ 2.625V 2.375V ~ 2.625V 2.375V ~ 2.625V 2.375V ~ 2.625V 2.375V ~ 2.625V 2.375V ~ 2.625V 2.375V ~ 2.625V
电流 - 电源(最大值) 60mA 60mA 60mA 60mA 60mA 60mA 60mA
总线方向 单向 单向 单向 单向 单向 单向 单向
扩充类型 深度,宽度 深度,宽度 深度,宽度 深度,宽度 深度,宽度 深度,宽度 深度,宽度
可编程标志支持
中继能力
FWFT 支持
工作温度 -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C -40°C ~ 85°C
安装类型 表面贴装 表面贴装 表面贴装 表面贴装 表面贴装 表面贴装 表面贴装
封装/外壳 144-BGA 144-BGA 144-BGA 144-BGA 144-BGA 144-BGA 144-BGA
供应商器件封装 144-PBGA(13x13) 144-PBGA(13x13) 144-PBGA(13x13) 144-PBGA(13x13) 144-PBGA(13x13) 144-PBGA(13x13) 144-PBGA(13x13)

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 43  261  628  1167  2237  3  25  54  44  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved