电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550NH250M000DG

产品描述VCXO; DIFF/SE; SINGLE FREQ; 10-1
产品类别无源元件   
文件大小458KB,共15页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

550NH250M000DG在线购买

供应商 器件名称 价格 最低购买 库存  
550NH250M000DG - - 点击查看 点击购买

550NH250M000DG概述

VCXO; DIFF/SE; SINGLE FREQ; 10-1

550NH250M000DG规格参数

参数名称属性值
类型VCXO
频率250MHz
功能启用/禁用
输出LVDS
电压 - 电源3.3V
频率稳定度±20ppm
绝对牵引范围(APR)±185ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)108mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si550
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10 MH
Z TO
1 . 4 G H
Z
Features
Available with any frequency from
10 to 945 MHz and select
frequencies to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance (0.5 ps)
3x better temperature stability than
SAW-based oscillators
Excellent PSRR performance
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 10.
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 9.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 supports any
frequency from 10 to 945 MHz and select frequencies to 1417 MHz. Unlike
traditional VCXOs, where a different crystal is required for each output
frequency, the Si550 uses one fixed crystal to provide a wide range of output
frequencies. This IC-based approach allows the crystal resonator to provide
exceptional frequency stability and reliability. In addition, DSPLL clock
synthesis provides superior supply noise rejection, simplifying the task of
generating low-jitter clocks in noisy environments typically found in
communication systems. The Si550 IC-based VCXO is factory-configurable
for a wide variety of user specifications, including frequency, supply voltage,
output format, tuning slope, and temperature stability. Specific configurations
are factory programmed at time of shipment, thereby eliminating the long
lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
Fixed
Frequency
XO
Any-Frequency
10 MHz–1.4 GHz
DSPLL
®
Clock Synthesis
CLK+
CLK–
Vc
ADC
OE
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si550
在 8962 can_device_qs 例程中为什么要使能 JTAG 的上拉电阻
在 8962 can_device_qs 例程中为什么要使能 JTAG 的上拉电阻 // // Enable the pull-ups on the JTAG signals. // SysCtlPeripheralEnable(SYSCTL_PERIPH_GPIOC); GPIOPadConfigSet(GPIO_PORT ......
academic 微控制器 MCU
下周新一轮的团购即将开始!
各位论坛网友注意了,下周我们将会组织TI开发板团购!本次团购要求,在TI社区发的技术贴不能少于3个!在团购开始前,大家看看自己是否满足团购要求呢?如果在TI社区技术贴数量不够的,在这期间 ......
maylove 微控制器 MCU
STM32的RTC时钟
我今天调试STM32F103ZET的RTC外设,以前也写过类似的程序,今天调试时,RTC无法初始化,我先将初始化代码粘贴如下 : void RCC_Configuration(void) //时钟初始化 { RCC_APB1PeriphClockC ......
asd046012 stm32/stm8
c_int00介绍
363345 _c_int00 is branch to start of boot.asm in RTS libray //翻译为中文就是:_c_int00是rts2800_ml.lib的入口地址;  · _c_int00是C初始化代码的入口地址 · 在你 ......
fish001 微控制器 MCU
有句话不懂,求解释
看论文时候看到一句”将采集到的BIOS镜像文件计算其特征值,加入到标准特征库之中“ 怎么采集bios镜像文件,计算特征值又是什么意思? 求高手解释...
pppppp 嵌入式系统
外设时钟没有势能,但是外设仍然能跑,???
SYS_INIT();--->这里面将外设时钟都disable了/*GPIOConfiguration*/GPIO_Configuration();RCCU_Div2Config(ENABLE);//EnableDIV2RCCU_MCLKConfig(RCCU_DEFAULT);//ConfigureMCLK=RCLKRCC ......
bbslb stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1379  1985  2797  2441  1366  1  40  52  59  22 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved