电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72403L10DBG

产品描述FIFO, 64X4, 55ns, Asynchronous, CMOS, CDIP16, 0.300 INCH, CERDIP-16
产品类别存储   
文件大小92KB,共9页
制造商IDT (Integrated Device Technology)
标准  
下载文档 详细参数 全文预览

IDT72403L10DBG概述

FIFO, 64X4, 55ns, Asynchronous, CMOS, CDIP16, 0.300 INCH, CERDIP-16

IDT72403L10DBG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码DIP
包装说明0.300 INCH, CERDIP-16
针数16
Reach Compliance Codecompliant
ECCN代码EAR99
Is SamacsysN
最长访问时间55 ns
其他特性FALL THRU 65NS
周期时间100 ns
JESD-30 代码R-GDIP-T16
JESD-609代码e3
长度20.066 mm
内存密度256 bit
内存宽度4
功能数量1
端子数量16
字数64 words
字数代码64
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织64X4
输出特性3-STATE
可输出YES
封装主体材料CERAMIC, GLASS-SEALED
封装代码DIP
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
筛选级别MIL-STD-883 Class B
座面最大高度5.08 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层MATTE TIN
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS PARALLEL FIFO
64 x 4 and 64 x 5
IDT72401
IDT72403
FEATURES:
First-ln/First-Out Dual-Port memory
64 x 4 organization (IDT72401/72403)
RAM-based FIFO with low falI-through time
Low-power consumption
— Active: 175mW (typ.)
Maximum shift rate — 45MHz
High data output drive capability
Asynchronous and simultaneous read and write
Fully expandable by bit width
Fully expandable by word depth
IDT72403 have Output Enable pin to enable output data
High-speed data communications applications
High-performance CMOS technology
Available in CERDIP, plastic DIP and SOIC
Military product compliant to MlL-STD-883, Class B
Standard Military Drawing #5962-86846 and
5962-89523 is listed on this function.
Industrial temperature range (–40°C to +85°C) is available
°
°
(plastic packages only)
DESCRIPTION:
The IDT72401 and IDT72403 are asynchronous high-performance
First-ln/First-Out memories organized 64 words by 4 bits. The IDT72403 also
has an Output Enable (OE) pin. The FlFOs accept 4-bit data at the data input
(D
0
-D
3
). The stored data stack up on a first-in/first-out basis.
A Shift Out (SO) signal causes the data at the next to last word to be shifted
to the output while all other data shifts down one location in the stack. The Input
Ready (IR) signal acts like a flag to indicate when the input is ready for new
data (IR = HIGH) or to signal when the FIFO is full (IR = LOW). The IR signal
can also be used to cascade multiple devices together. The Output Ready (OR)
signal is a flag to indicate that the output remains valid data (OR = HIGH) or
to indicate that the FIFO is empty (OR = LOW). The OR can also be used to
cascade multiple devices together.
Width expansion is accomplished by logically ANDing the IR and OR signals
to form composite signals.
Depth expansion is accomplished by tying the data inputs of one device to
the data outputs of the previous device. The IR pin of the receiving device is
connected to the SO pin of the sending device and the OR pin of the sending
device is connected to the Shift In (SI) pin of the receiving device.
Reading and writing operations are completely asynchronous allowing the
FIFO to be used as a buffer between two digital machines of widely varying
operating frequencies. The 45MHz speed makes these FlFOs ideal for high-
speed communication and controller applications.
Military grade product is manufactured in compliance with the latest revision
of MIL-STD-883, Class B.
FUNCTIONAL BLOCK DIAGRAM
SI
IR
INPUT
CONTROL
LOGIC
WRITE POINTER
WRITE MULTIPLEXER
OUTPUT
ENABLE
OE
(IDT72403 only)
D
0-3
DATA
IN
MEMORY
ARRAY
DATA
IN
Q
0-3
MR
MASTER
RESET
READ MULTIPLEXER
READ POINTER
MASTER
RESET
SO
OR
2747 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc.
FAST is a trademark of National Semiconductor, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
1
©
2005
Integrated Device Technology, Inc.
All rights reserved. Product specifications subject to change without notice.
OCTOBER 2005
DSC-2747/10
时序信号和时钟脉冲信号不一样吗?
看计算机组成原理书,很迷茫。 时序信号不就是一系列有规则的脉冲信号吗?T1,T2....Tn之间还有区别吗? 还说硬布线控制器中时序信号用主状态周期——节拍电位——节拍脉冲三级体制,微程序控 ......
dzwwk 嵌入式系统
Vxworks动态库设置问题
调试Wind River Workbench3的评估版的时候按上面的步骤 到RTP时,DEBUG总是报 shared object "libProdConsSL.so" not found 刚刚学VxWorks,有调试过Wind River Workbench3评估入版的朋友 ......
ubrownie 实时操作系统RTOS
【藏书阁】专用集成电路设计技术基础
目录 第一章 集成电路设计方法与设计手段 1.1 原始的手工设计 1.2 计算机辅助设计 1.3 CAE工作站与电子设计自动化(EDA) 1.4 电子系统设计自动化(ESDA) 1.5 用户现场可编程 ......
wzt FPGA/CPLD
【再见2021,你好2022】保持热爱,继续前进
本帖最后由 DDZZ669 于 2022-1-2 15:37 编辑 2021,是忙忙碌碌的一年,这一年,与EEWorld共成长。 嵌入式之旅与EEWorld 大学期间,步入电子与编程的世界,与嵌入式开发结下 ......
DDZZ669 聊聊、笑笑、闹闹
电源知识学习小结
电源的基本工作原理: 答:通过高频开关技术,来进行AC 转为DC。 电源工作流程: 答:市电→滤波(扼流线圈和电容)→整流滤波→高压直流电; 高压直流电→高频脉动直流电流(开关电路)→ ......
木犯001号 电源技术
【MicroPython】MicroPython实现分析与移植【2源码分析】
本帖最后由 guo8113 于 2016-4-22 22:14 编辑 一介绍 Micro Python运行在微控制器上的Python。遵守MIT协议。由剑桥大学的理论物理学家乔治·达明设计。 Micro Python的软件特 ......
guo8113 MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1142  1776  2618  1355  422  23  36  53  28  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved