电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

595MG622M080DGR

产品描述VCXO; DIFF/SE; SINGLE FREQ; 10-8
产品类别无源元件   
文件大小404KB,共17页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

595MG622M080DGR在线购买

供应商 器件名称 价格 最低购买 库存  
595MG622M080DGR - - 点击查看 点击购买

595MG622M080DGR概述

VCXO; DIFF/SE; SINGLE FREQ; 10-8

595MG622M080DGR规格参数

参数名称属性值
类型VCXO
频率622.08MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±50ppm
绝对牵引范围(APR)±35ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)135mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si595
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
See page 9.
Description
The Si595 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si595 is available with
any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs,
where a different crystal is required for each output frequency, the Si595
uses one fixed crystal to provide a wide range of output frequencies. This IC-
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides supply noise rejection, simplifying the task of generating low-jitter
clocks in noisy environments. The Si595 IC-based VCXO is factory-
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, tuning slope, and absolute pull range (APR).
Specific configurations are factory programmed at time of shipment, thereby
eliminating the long lead times associated with custom oscillators.
Pin Assignments:
See page 8.
(Top View)
V
C
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si595
LIN网络技术与汽车电子控制
引言 LIN(Local Interconnect Network)是由汽车厂商专门为汽车开发的一种低成本串行通信网络,用于实现汽车中的分布式电子系统控制。其主要目的是为现有汽车网络CAN(Control Area Network)提供 ......
frozenviolet 汽车电子
cam350 导入gerber文件时 提示drill map report是什么问题
提示的窗口是 111502...
pino404 PCB设计
wince程序打开word文档自动改成只读状态
我用 CreateProcess("\\Windows\\pword.exe", sPath, IntPtr.Zero, IntPtr.Zero, 0, 0, IntPtr.Zero, IntPtr.Zero, new Byte, pi);打开了一个文档,想在打开的时候使文档的属性为只读,该如何实 ......
shenjq 嵌入式系统
程序设计修养
37697...
wanggq FPGA/CPLD
超低价,低至2折Microchip开发工具限时促销(3月31日截止)!
Microchip开发工具三月份迎春促销活动开始啦!!! 点击下图查看详情!!! 112739...
EEWORLD社区 单片机
STM32 HID上下位通信异常
下位机:STM32F407,HAL库,HID通信(64字节一包数据) 上位机:C#问题: 下位机连续给上位机发送数据包,上位机只能接收到最后一包数据,Bus hound看到电脑的HID接口的确只发出了一 ......
hkh347710 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1056  2421  216  1720  2316  48  49  44  12  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved