电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532AB000275DG

产品描述DUAL FREQUENCY XO, OE PIN 2
产品类别无源元件    振荡器   
文件大小457KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

532AB000275DG在线购买

供应商 器件名称 价格 最低购买 库存  
532AB000275DG - - 点击查看 点击购买

532AB000275DG概述

DUAL FREQUENCY XO, OE PIN 2

532AB000275DG规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codecompliant
振荡器类型LVPECL

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(X O )
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si532
原来示波器是这样翻新的,又一波翻新示波器促销活动开始啦!
http://player.youku.com/player.php/sid/XMTMwOTU0MTAxNg==/v.swf 319695 点此购买了解详情:是德科技 1688 网店 型号 优惠折扣 MSOX3104T 混合信号示波器:1 GHz节省60%立 ......
eric_wang 测试/测量
关于讲解STM32V3.0库组成的文章
对初学者理解STM32最新文件系统会有帮助 如何从STM32F10xxx固件库V2.0.3升级到V3.0.0 1 如何从STM32F10xxx固件库V2.0.3升级到V3.0.0.pdf (1.22 MB) 下载次数:1193 ......
zhouhongsen stm32/stm8
主流无线芯片性能汇总了下
ADF7021 SI4432 NRF905 RF903 CC1100 CC2500 CC1020 NRF2401 NRF24L01 无线数传芯片/模块...
rfinchina 无线连接
今天下午, eeworld的管理员们集体失踪
今天下午, eeworld的管理员们集体失踪 这时为什么呢??????????:D :D :D :D :D...
heningbo 聊聊、笑笑、闹闹
FPGA入门系列6--判断语句
468326 ...
至芯科技FPGA大牛 FPGA/CPLD
USB BLASTER安装成功无法下载程序
不知道为什么 下载器 板子 程序 在师哥那都行 在我在JTAG就 提示 Can’t access JTAG chain ...
ROYALLC FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1579  666  1098  637  649  27  21  22  52  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved