电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3579SA80BGG8

产品描述Cache SRAM
产品类别存储    存储   
文件大小254KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V3579SA80BGG8概述

Cache SRAM

71V3579SA80BGG8规格参数

参数名称属性值
厂商名称IDT (Integrated Device Technology)
包装说明BGA,
Reach Compliance Codecompliant
Is SamacsysN
最长访问时间8 ns
JESD-30 代码R-PBGA-B119
内存密度4718592 bit
内存集成电路类型CACHE SRAM
内存宽度18
功能数量1
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子位置BOTTOM
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency (TQFP package only)
Commercial and Industrial:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
APRIL 2012
1
DSC-6450/1
6450tbl 01
©2012 Integrated Device Technology, Inc.
mini2440 如何输出串口调试信息?
我用的友善的mini2440开发板,这个板子默认不输出调试信息,该怎么样才可以输出? 谢谢。 ...
lihaifeng15 嵌入式系统
字符串重新编码问题
字符串A是由n个小写英文字母(a ~ z)构成的,定义为char A。你能用更少的 空间表示这个字符串吗?写出详细思路,并且写出从char A到你的新的储存格式的转换函数。 把问题详细 ......
huangqi412 嵌入式系统
LED驱动问题
我想做一个LED恒流驱动电路,要求是在0.4A的直流基础上叠加一个+/-0.3A的交流,-3dB带宽还得有80MHz(本人非模电专业,属于新手)。就在网上找了压控恒流源的电路(因为前端输入的电压信号), ......
keyxdw 电源技术
修改了内核的一个文件,如何最快的更新内核文件NK.bin?
每次改完都是重新编译整个osdesign,太慢了,不能忍了。请大家指教,谢谢!...
ccjjmm 嵌入式系统
深夜抽中蓝牙耳机
晚上看有网友中在《仲夏狂欢,TI 博文学习季再度热力来袭! 》活动中大奖了,于是咱也来碰碰运气! 果不其然,深夜中了大奖——蓝牙耳机! 245640 嘿嘿,睡觉去{:1_138:} ...
lkl0305 聊聊、笑笑、闹闹
集成运放电路设计原理图
集成运放电路设计原理图 一、集成电路及其特点 集成电路是利用氧化,光刻,扩散,外延,蒸铝等集成工艺,把晶体管,电阻,导线等集中制作在一小块半导体(硅)基片上,构成一个完整的电 ......
fish001 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 698  571  1195  1261  2134  15  12  25  26  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved