电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532AA000105DGR

产品描述DUAL FREQUENCY XO, OE PIN 2
产品类别无源元件    振荡器   
文件大小457KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

532AA000105DGR在线购买

供应商 器件名称 价格 最低购买 库存  
532AA000105DGR - - 点击查看 点击购买

532AA000105DGR概述

DUAL FREQUENCY XO, OE PIN 2

532AA000105DGR规格参数

参数名称属性值
是否Rohs认证符合
Reach Compliance Codecompliant
振荡器类型LVPECL
Base Number Matches1

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(X O )
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si532
新手:我想请教关于定时器唤醒系统中一段代码的意思
这是我想请教的代码: void Set_ST_Period(uint sec) { ulong sleepTimer = 0; sleepTimer |= ST0; sleepTimer |= (ulong)ST1 16); ST1 = (uchar)(sleepTimer >> 8); ST0 = (uchar) sle ......
_L_1 无线连接
关于ths3001和buf634级联的问题
本帖最后由 paulhyde 于 2014-9-15 03:30 编辑 由于altium designer没法更好的显示原理图,所以用TINA做了这个原理图,请大家帮我看看有什么问题 146389这是我自制的pcb 146390 测试的时候 ......
lhl19891220 电子竞赛
从工行漏洞看国内银行金融网站
http://blog.eeworld.net/zhblue/archive/2007/01/02/1472585.aspx 今天我也原创一回,谁给我推荐推荐,算然短点,还是希望我们linux版友支持 ...
standstone 嵌入式系统
[GD32E231 DIY大赛]——09.基于V1.0硬件版本的打样、焊接、调试
本帖最后由 xld0932 于 2019-4-28 10:27 编辑 1.硬件打样回板焊接 这个是基于V1.0的原理图布的PCB,收到样板后发现布局实在是空旷呀^_^好久没有布PCB了……对于嘉立创的打样的速 ......
xld0932 GD32 MCU
利用cc2530的串口接收脉搏传感器的信号数据,该怎么利用IAR编程,脉搏传感器是YK11...
利用cc2530的串口接收脉搏传感器的信号数据,该怎么利用IAR编程file:///C:\Users\Administrator\AppData\Roaming\Tencent\Users\1666283959\QQ\WinTemp\RichOle\87MF_CKX1@HP45696EV)WC8.pngfil ......
yml921205 模拟电子
分区PBR详解:分区引导扇区知识
转帖:感谢作者 分区PBR详解: 分区引导扇区知识 一、FAT32的分区引导扇区 分区引导扇区DBR(DOS BOOT RECORD)是由FORMAT高级格式化命令写到该扇区的内容;DBR是由硬盘的MBR装载的程序 ......
zhaojun_xf NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 933  863  1025  1216  2485  56  20  28  48  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved