电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338N-B07867-GMR

产品描述I2C CONTROL, 4-OUTPUT, ANY FREQU
产品类别半导体    模拟混合信号IC   
文件大小2MB,共46页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5338N-B07867-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338N-B07867-GMR - - 点击查看 点击购买

SI5338N-B07867-GMR概述

I2C CONTROL, 4-OUTPUT, ANY FREQU

SI5338N-B07867-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
[转] 句句是经典的男人搞笑日记
父亲问我人生有什么追求?我回答金钱和美女,父亲凶狠地打了我的脸,我回答事业与爱情,父亲赞赏地摸了我的头。    对付凶恶的人,就要比他更凶恶;对付卑鄙的人,就要比他更卑鄙;对付潇洒 ......
bhl8665 聊聊、笑笑、闹闹
SWI中断地址的确定
在ARM程序运行中经常出现SWI中断,我想找出是哪部分的代码出现了异常。(程序中没有主动设置软件中断,中断应该是由异常导致?)举例如下: fun a() { call b(); } fun b() { li ......
jyhsaka159 嵌入式系统
电流闭环,为什么Iq给的正值,电机却反转?
电流环的Kp,Ki已经调试完成(采用FOC算法控制永磁同步电机),Iq给定和Iq反馈波形都一致,但是发生了不太理解的一个现象:Iq>0,电角度从360->0度变化,电机反转;反之,电角度从0->360度 ......
luky1117 工业自动化与控制
开发板申请
申请开发板学习使用nxp开发环境...
cdmind 单片机
终端软件XShell手册
终端软件XShell参考手册 目录 隐藏] 1软件下载及安装 2新建串口会话示例 3新建SSH会话示例 4与会话连接 5文件传输 软件下载及安装  之所以选择 XShell,是因为XShell有"Free ......
明远智睿Lan 综合技术交流
MSP430上电后I/O输出高电平
请教各位朋友,我用MSP430F1232做一电路,用IAR调试发现电路一上电后就有I/O输出高电平,而我程序中设置是不输出的,并且每次情况不一,I/O口也会变化,不知道是怎么回事?请指教了...
neal9431 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1988  1046  1128  2310  1620  48  41  51  37  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved