电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338N-B06174-GMR

产品描述I2C CONTROL, 4-OUTPUT, ANY FREQU
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小2MB,共46页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

SI5338N-B06174-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338N-B06174-GMR - - 点击查看 点击购买

SI5338N-B06174-GMR概述

I2C CONTROL, 4-OUTPUT, ANY FREQU

SI5338N-B06174-GMR规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
包装说明HVQCCN,
Reach Compliance Codeunknown
Is SamacsysN
其他特性IT ALSO OPERATES AT 2.5V AND 3.3V NOMINAL
JESD-30 代码S-XQCC-N24
长度4 mm
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率710 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
主时钟/晶体标称频率30 MHz
座面最大高度0.9 mm
最大供电电压1.98 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches1

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
【EEWORLD第十九届社区明星人物】奉献九月明星人物大揭晓!
十一长假后,我们开工了!EEWORLD九月明星人物大揭晓!奉献九月,助人为快乐之本 贡献出你闲置的开发板、器件中获奖者:54552特别感谢fengzhang2002,因已评为十佳版主,不再重复评奖。常规奖项 ......
EEWORLD社区 为我们提建议&公告
ROS Melodic的网络控制
所要介绍的是有关ROS机器人的,不是软路由。这篇文章里的R不是Route,而是Robot的缩写。 ROS系统中一个非常重要的一个概念是节点。一个ROS机器人系统由众多节点构成,每个节点是独立的 ......
Jacktang 无线连接
MSP430单片机UCS时钟系统两个疑问,求助!
第一个疑问是UCS时钟系统中控制寄存器UCSCTL0中的MOD(7-3位)的功能在用户指南中没有讲清楚,而UCSCTL0中的DCO(12-8位)是把DCO连续频率范围31等分,如下图所示: data:image/png;base64,iVB ......
yaoquan5201314 微控制器 MCU
那个大佬帮个忙,推导一下这个公式的
有那个基本功可以的,帮我推导一下这个 公式的,我想看一下过程,我化简了半天,也化简不好。 508411 ...
sunboy25 模拟电子
请问ISEmap属性timing -driven是什么意思,如何使用
如题,请问在哪有这些属性的定义,我在software manual里找了半天没找到,谢谢...
sunjie19840522 FPGA/CPLD
为什么我的A/D驱动读出的数据都是一样的?
大家帮忙看一下,我的A/D驱动,使用中断方式,读出的数据没有变化,为什么? #include #include #include #include #include #include /* printk() */ #include /* kmal ......
yzy8212 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1556  1985  2104  2895  1702  52  58  4  10  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved