电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5338A-B05145-GMR

产品描述I2C CONTROL, 4-OUTPUT, ANY FREQU
产品类别半导体    模拟混合信号IC   
文件大小2MB,共46页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5338A-B05145-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5338A-B05145-GMR - - 点击查看 点击购买

SI5338A-B05145-GMR概述

I2C CONTROL, 4-OUTPUT, ANY FREQU

SI5338A-B05145-GMR规格参数

参数名称属性值
安装类型表面贴装
封装/外壳24-VFQFN 裸露焊盘
供应商器件封装24-QFN(4x4)

文档预览

下载PDF文档
Si5338
I
2
C - P
R O GRA MM A B LE
A
NY
- F
R E Q U E N C Y
, A
NY
- O
UTPUT
Q
UAD
C
LOCK
G
ENERATOR
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis on four differential output
drivers
PCIe Gen 1/2/3/4 Common Clock and
Gen 3 SRNS compliant
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS typ
High precision synthesis allows true
zero ppm frequency accuracy on all
outputs
Flexible input reference:

External
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Independent frequency increment/
decrement feature enables
glitchless frequency adjustments in
1 ppm steps
Independent phase adjustment on
each of the output drivers with an
accuracy of <20 ps steps
Highly configurable spread
spectrum (SSC) on any output:
frequency from 5 to 350 MHz

Any spread from 0.5 to 5.0%

Any modulation rate from 33 to
63 kHz

Any
Ordering Information:
See page 42.
Pin Assignments
RSVD_GND
CLK0A
CLK0B
VDD
VDDO0
20
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS:

HCSL:
0.16 to 710 MHz
0.16 to 250 MHz

CMOS: 0.16 to 200 MHz

SSTL/HSTL: 0.16 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
I
2
C/SMBus compatible interface
Easy to use programming software
Small size: 4 x 4 mm, 24-QFN
Low power: 45 mA core supply typ
Wide temperature range: –40 to
+85 °C
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
IN1
1
IN2
2
IN3
3
IN4
4
IN5
5
GND
GND
Pad
Applications
IN6
6
Ethernet switch/router
PCIe Gen1/2/3/4
Broadcast video/audio timing
Processor and FPGA clocking
Any-frequency clock conversion
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
7
8
9
10
11
12
INTR
Description
The Si5338 is a high-performance, low-jitter clock generator capable of
synthesizing any frequency on each of the device's four output drivers. This timing
IC is capable of replacing up to four different frequency crystal oscillators or
operating as a frequency translator. Using its patented MultiSynth™ technology,
the Si5338 allows generation of four independent clocks with 0 ppm precision.
Each output clock is independently configurable to support various signal formats
and supply voltages. The Si5338 provides low-jitter frequency synthesis in a
space-saving 4 x 4 mm QFN package. The device is programmable via an I
2
C/
SMBus-compatible serial interface and supports operation from a 1.8, 2.5, or
3.3 V core supply. I
2
C device programming is made easy with the ClockBuilder™
Desktop software available at
www.silabs.com/ClockBuilder.
Measuring PCIe
clock jitter is quick and easy with the Silicon Labs PCIe Clock Jitter Tool.
Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.6 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
SCL
SDA
crystal: 8 to 30 MHz

CMOS input: 5 to 200 MHz

SSTL/HSTL input: 5 to 350 MHz

Differential input: 5 to 710 MHz
External feedback mode allows
zero-delay mode
Loss of lock and loss of signal
alarms
Top View
Si5338
【bk7231N】涂鸦tuya产品在SPI等通信方面的探索
做嵌入式做多了,本能的就会去考量一款芯片的外设丰富程度,就想调研一下手中涂鸦这款芯片的外设性能。于是拟题希望调研一下tuya的相关产品的外设通信能力。得出的结论是,涂鸦在设计上并不面向 ......
javnson 无线连接
RTDX应用程序调试
RTDX测试DSP Target传输数据到PC机: a)创建工程,编辑源代码(.c/。asm),加入头文件(.h),库文件(.lib)以及链接命令文件(.cmd) b)添加修改具有实时数据传输的RTDX语句 ......
Aguilera DSP 与 ARM 处理器
TI 32位数字信号控制器新添四款产品,符合汽车标准
日前,德州仪器(TI)宣布其面向马达控制、数字电源转换以及智能传感器控制应用的TMS320F280xx数字信号控制器家族又新添四款低成本成员,以帮助嵌入式控制设计人员实现向32位数字信号处理器的控制 ......
frozenviolet 能源基础设施
python写的简易版贪吃蛇
__author__ = 'ChenYan' from tkinter import * import threading import queue import time import random class GUI(Tk): '''class GUI use to create the gui''' de ......
chenyan2010521 编程基础
choride 20kva UPS的串口问题
现正做一台CHORIDE 20KVAUPS远程监控,是1997的机子,跟据厂家协议对UPS发命令可就是没反应,接口是232,接235,拨码是SW1(12345ON 678OFF),SW2(12OFF 345678ON) 有哪大哥知道是怎么回事,在这 ......
zhzhiqiang 电源技术
论文
基于FPGA的多路开关稳压电源的设计...
messiceding@126 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2490  1190  2615  1272  1820  26  58  12  56  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved