电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

511MCA16M0000AAGR

产品描述SINGLE FREQUENCY XO, OE PIN 1
产品类别无源元件   
文件大小683KB,共31页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

511MCA16M0000AAGR在线购买

供应商 器件名称 价格 最低购买 库存  
511MCA16M0000AAGR - - 点击查看 点击购买

511MCA16M0000AAGR概述

SINGLE FREQUENCY XO, OE PIN 1

511MCA16M0000AAGR规格参数

参数名称属性值
类型XO(标准)
频率16MHz
功能启用/禁用
输出CMOS
电压 - 电源3.3V
频率稳定度±20ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)26mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)18mA

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z TO
2 5 0 M H
Z
Features
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7, 3.2 x 5,
and 2.5 x 3.2 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
2.5x3.2mm
5x7mm and 3.2x5mm
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si510/511
SL1509HV 48V/2A 150KHz PWM Buck DC-DC
410729 410730 410731 410732 410733 410734 ...
hitszlzq 电源技术
表层差分阻抗4ohm是什么鬼?
一博科技高速先生原创文| 刘丽娟 自从有了67G的矢网,需要测试的板子不知怎的就突然多起来了呢。今天给大家分享一个我们前段时间遇到的测试案例。 芯片之间有一组高速信号,走线 ......
yvonneGan PCB设计
样板初步调试
由于我的项目需要用到adc多通道采集,之前的设计【https://bbs.eeworld.com.cn/thread-1168442-1-1.html】没有注意到RSL10的adc输入电压基本为0~2V,刚开始还觉得这个芯片的adc输入电压太窄了, ......
dql2016 物联网大赛方案集锦
LPC800
哪位大神用过LPC800的spi接口的eeprom的例程呀,求给一份,不胜感激。 ...
yinqingzaiyiqi NXP MCU
各位高手,请问linux下怎么得到mach-type.h文件?我的linux里面没有。
由于magicarm2410 linux 2.4.18内没有提供ADC驱动,项目很紧,只有试图自己写了,但是突然发现我编译的时候,出现找不到 mach-type.h文件,没有这个我就无法编译通过,我想知道这个头文件是怎么 ......
fjw10245 Linux开发
巧用LM3909作耳聋助听器电路图
...
探路者 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1254  2794  2662  122  95  29  36  21  37  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved