电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

552AC000108DGR

产品描述VCXO; DIFF/SE; DUAL FREQ; 10-141
产品类别无源元件   
文件大小477KB,共15页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

552AC000108DGR在线购买

供应商 器件名称 价格 最低购买 库存  
552AC000108DGR - - 点击查看 点击购买

552AC000108DGR概述

VCXO; DIFF/SE; DUAL FREQ; 10-141

552AC000108DGR规格参数

参数名称属性值
类型VCXO
频率 - 输出 1644.53125MHz
频率 - 输出 2693.48299MHz
功能启用/禁用
输出LVPECL
电压 - 电源3.3V
频率稳定度±50ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)130mA
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度0.071"(1.80mm)
封装/外壳6-SMD,无引线
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si 5 5 2
R
EVISION
D
D
U A L
F
REQUENCY
V
OLTAGE
- C
ON TROLLED
C
R Y S TA L
O
SCILLATOR
(VCXO) 10 MH
Z TO
1 . 4 G H
Z
Features
Available with any-rate output
frequencies from 10–945 MHz and
selected frequencies to 1.4 GHz
Two selectable output frequencies
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Applications
SONET/SDH
xDSL
10 GbE LAN/WAN
Ordering Information:
Low-jitter clock generation
Optical modules
Clock and data recovery
See page 10.
Description
The Si552 dual-frequency VCXO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a very low jitter clock for all output frequencies.
The Si552 is available with any-rate output frequency from 10 to 945 MHz
and selected frequencies to 1400 MHz. Unlike traditional VCXOs, where a
different crystal is required for each output frequency, the Si552 uses one
fixed crystal frequency to provide a wide range of output frequencies. This
IC-based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides superior supply noise rejection, simplifying the task of generating
low-jitter clocks in noisy environments typically found in communication
systems. The Si552 IC-based VCXO is factory-configurable for a wide
variety of user specifications including frequency, supply voltage, output
format, tuning slope, and temperature stability. Specific configurations are
factory programmed at time of shipment, thereby eliminating the long lead
times associated with custom oscillators.
Pin Assignments:
See page 9.
(Top View)
V
C
1
2
3
6
5
4
V
DD
FS
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK- CLK+
Fixed
Frequency XO
Any-rate
10–1400 MHz
DSPLL
®
Clock Synthesis
ADC
V
C
FS
GND
Rev. 1.2 6/18
Copyright © 2018 by Silicon Laboratories
Si552
找人陪我一同参加美国NI公司的电源开关研讨会,我已经报名了。
美国NI公司将于2009年08月14日在东莞举办消费电子测试——开关电源测试专题免费技术研讨会。这次是中国电子工程科技网主办的,大家可以到http://www.360eet.com/em/dg0814/报名。以前参加过她们 ......
datouzhu 电源技术
建了个《Linux内核0.11完全注释/剖析》学习群:33261729 顺便散点分,呵呵!
首先声明我很菜的(业余时间正在自学保护模式和引导部分),以前学过点Win32 SDK/MFC,可惜从未有机会用过,目前做Window应用(C#.Net) 在Windows下做开发,总有种蒙蒙眬眬,说不清道不明的 ......
0400240116 Linux开发
通俗易懂谈"上拉电阻"与"下拉电阻"
所谓上拉电阻就是:将一个不确定信号(高或低电平),通过一个电阻与电源VCC相连,固定在高电平; 同理下拉电阻就是:将一个不确定信号(高或低电平),通过一个电阻与地GND相连,固定在低 ......
Jacktang 模拟与混合信号
每天加点料:开关电源的设计考虑
{:1_102:}每天加点料,让自己更进一步! hi,大家早上好!今天给大家带来的资料是: 赵修科:开关电源的设计考虑 本文作者为赵修科老师,文中介绍了开关电源设计的一般考虑,首先 ......
okhxyyo 电源技术
EV-HC32F460_1、开箱文
本帖最后由 gao_hex 于 2021-3-24 09:37 编辑 EV-HC32F460开箱文&开发资料准备 简介 开始之前先简单介绍一下这款华大半导体的MCU (HC32F460),内核 Cortex M4 支持浮点运算,没用之 ......
gao_hex 国产芯片交流
stm8s的输入捕捉进不了中断求助??谢谢!!!
void TIM1_Init(void) { TIM1_IER = 0x00; //禁止中断 TIM1_EGR = 0x01; //允许产生更新标志 //TIM1_PSCR =0x08; //设置时钟分频 2M/2=1MHz---1us TIM1_PSCRH = 0x00; TIM1_PSCRL = ......
liuxingyuxyz stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 583  2462  1214  2867  1315  58  8  59  36  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved