电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9005ACL7D-30EE

产品描述OSC MEMS
产品类别无源元件   
文件大小333KB,共9页
制造商SiTime
标准
下载文档 全文预览

SIT9005ACL7D-30EE概述

OSC MEMS

文档预览

下载PDF文档
SiT9005
1 to 141 MHz EMI Reduction Oscillator
Features
Applications
Spread spectrum for EMI reduction
Wide spread % option
Center spread: from ±0.125% to ±2%, ±0.125% step size
Down spread: -0.25% to -4% with -0.25% step size
Spread profile option: Triangular, Hershey-kiss
Programmable rise/fall time for EMI reduction: 8 options,
0.25 to 40 ns
Any frequency between 1 MHz and 141 MHz accurate to
6 decimal places
100% pin-to-pin drop-in replacement to quartz-based XO’s
Excellent total frequency stability as low as ±20 ppm
Operating temperature from -40°C to 85°C.
Low power consumption of 4.0 mA typical at 1.8V
Pin1 modes: Standby, output enable, or spread disable
Fast startup time of 5 ms
LVCMOS output
Industry-standard packages
QFN: 2.0 x 1.6, 2.5 x 2.0, 3.2 x 2.5 mm
2
Contact
SiTime
for SOT23-5 (2.9 x 2.8 mm
2
)
RoHS and REACH compliant, Pb-free, Halogen-free
and Antimony-free
Surveillance camera
IP camera
Industrial motors
Flat panels
Multi function printers
PCI express
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated.
Typical values are at 25°C and 3.3V supply voltage.
Parameters
Output Frequency Range
Symbol
Min.
Typ.
Max.
Unit
Condition
Frequency Range
f
1
141
MHz
Frequency Stability and Aging
Frequency Stability
F_stab
-20
-25
-50
Operating Temperature Range
T_use
-20
-40
Supply Voltage
Vdd
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
OE Disable Current
Idd
I_OD
Standby Current
I_std
1.8
2.5
2.8
3.0
3.3
5.6
5.0
5.0
4.6
2.1
0.4
+20
+25
+50
+70
+85
1.98
2.75
3.08
3.3
3.63
3.63
6.5
5.5
6.5
5.2
4.3
1.5
ppm
ppm
ppm
°C
°C
V
V
V
V
V
V
mA
mA
mA
mA
µA
µA
No load condition, f = 40 MHz, Vdd = 2.5V to 3.3V
No load condition, f = 40 MHz, Vdd = 1.8V
f = 40 MHz, Vdd = 2.5V to 3.3V, OE = GND, Output in high-Z
state
f = 40 MHz, Vdd = 1.8V, OE = GND, Output in high-Z state
ST
= GND, Vdd = 2.5V to 3.3V, Output is weakly pulled down
ST
= GND, Vdd = 1.8V, Output is weakly pulled down
Inclusive of initial tolerance at 25°C, 1st year aging at 25°C, and
variations over operating temperature, rated power supply
voltage. Spread = Off.
Operating Temperature Range
Extended Commercial
Industrial
Supply Voltage and Current Consumption
Rev 1.0
September 25, 2017
www.sitime.com
关于基于AD603的AGC电路
本帖最后由 paulhyde 于 2014-9-15 03:09 编辑 因为9854高频区衰减厉害 想用AGC,但是AD603典型的AGC电路就是仿真不成功 不知道各位大牛有什么想法 ...
kcookey 电子竞赛
【CN0175】具有84 dB SNR和通道间匹配性能的低成本、8通道、同步采样数据采集系统
电路功能与优势 对于要求宽动态范围的低成本、高通道数应用,片内集成 14位SAR ADC的 8 通道集成数据采集系统(DAS)AD7607可以用来有效实现超过 80 dB的动态范围。 86978...
EEWORLD社区 ADI 工业技术
求助!!波形延时复制出现问题。
麻烦大家问个棘手的问题,代码是根据CP输入信号分频,输出PCI1_CLK和PCI2_CLK,已经分频的间隔时间。PCI2_CLK是PCI1_CLK的延时复制。 为什么PCI2_CLK仿真出来和示波器打出来波形都不对。麻烦哪 ......
yekeyaopei FPGA/CPLD
555电路(Protel仿真)视频教程
http://player.youku.com/player.php/sid/XMjA3ODM0ODAw/v.swf 与大家分享一下...
lilong8470 模拟电子
综合出错的问题
我在做一设计时遇到如下问题:前仿真没有问题,但是综合时出现如下错误: cannot mix blocking and non blocking assignment on signal .点击错误指向如下代码, input clk,rst,d_in; outp ......
zhgshi FPGA/CPLD
有没有人做过2812控制液晶实时显示波形的程序阿?
问题如标题所示,我现在用的是sed1335,应该怎样编写程序呢,我使用2812的gpiob0-b7作为液晶的数据口,用gpiod口的四个口模拟液晶的读写时序,请高人指点一下,十分感谢。...
我是特种兵 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2110  1165  1852  2647  1762  11  22  43  48  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved