电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TN85C220-66

产品描述UV PLD, 10 ns, CDIP20
产品类别半导体    可编程逻辑器件   
文件大小226KB,共16页
制造商Altera (Intel)
下载文档 详细参数 全文预览

TN85C220-66概述

UV PLD, 10 ns, CDIP20

紫外线可编程逻辑器件, 10 ns, CDIP20

TN85C220-66规格参数

参数名称属性值
功能数量1
端子数量20
最大工作温度70 Cel
最小工作温度0.0 Cel
最大供电/工作电压5.25 V
最小供电/工作电压4.75 V
额定供电电压5 V
输入输出总线数量8
加工封装描述CERDIP-20
状态DISCONTINUED
包装形状RECTANGULAR
包装尺寸IN-LINE
端子形式THROUGH-HOLE
端子涂层TIN LEAD
端子位置DUAL
包装材料CERAMIC, GLASS-SEALED
温度等级COMMERCIAL
组织9 DEDICATED INPUTS, 8 I/O
最大FCLK时钟频率111 MHz
输出功能MACROCELL
可编程逻辑类型UV PLD
传播延迟TPD10 ns
专用输入数量9

TN85C220-66文档预览

®
EP220 & EP224
Classic EPLDs
Data Sheet
May 1995, ver. 1
Features
s
s
s
s
s
s
s
s
s
s
s
High-performance, low-power Erasable Programmable Logic
Devices (EPLDs) with 8 macrocells
Combinatorial speeds as low as 7.5 ns
Counter frequencies of up to 100 MHz
Pipelined data rates of up to 115 MHz
Maximum 5.5-ns Clock-to-output time; minimum 4.5-ns setup
time
Replacement or upgrade for 16V8/20V8 PAL and GAL devices
Up to 18 inputs (10 dedicated inputs) in EP220, 22 inputs (14
dedicated inputs) in EP224; up to 8 outputs in both EP220 and EP224
Macrocells independently programmable for both registered and
combinatorial logic
Programmable inversion control supporting active-high or active-
low outputs
Low power consumption
Typical I
CC
= 90 mA at 25 MHz (for -7A speed grades)
Quarter-power mode (I
CC
= 40 mA)
Programmable zero-power mode with typical I
CC
= 50
µ
A
(for -10A and -12 speed grades)
Programmable Security Bit for total protection of proprietary designs
Low output skew for Clock driver applications
100
%
generically tested to provide 100
%
programming yield
Software and programming support from Altera and a wide range of
third-party tools
Available in windowed ceramic and one-time-programmable (OTP)
plastic packages
20-pin plastic J-lead package (PLCC)
20-pin ceramic and plastic dual in-line packages (CerDIP and
PDIP)
24-pin PDIP
28-pin PLCC
General
Description
The EPROM-based EP220 and EP224 devices feature a flexible I/O
architecture and implement 150 usable (300 available) gates of custom
user logic functions. EP220 and EP224 devices can be used as upgrades for
high-speed bipolar programmable logic devices (PLDs) or for 74-series LS
and CMOS (SSI and MSI) logic devices in high-performance
microcomputer systems.
Altera Corporation
A-ds-220/224-01
1
EP220 & EP224 Classic EPLDs
Compared to bipolar devices of equivalent speed, the EP220 and
EP224 offer lower power consumption, faster input-to-non-
registered-output delay (
t
PD
) in combinatorial mode, and higher
counter frequencies in registered applications. This added
performance supports faster state machine designs compared to
bipolar devices, and provides additional timing margin for existing
designs. The EP220 and EP224 are ideal for high-volume
manufacturing of high-performance systems. These devices improve
performance and decrease system noise, power consumption, and
heat generation.
Functional
Description
Figure 1
shows block diagrams of the EP220 and EP224 device
architectures. The EP220 has 10 dedicated inputs and 8 I/O pins; the
EP224 has 14 dedicated inputs and 8 I/O pins.
2
Altera Corporation
EP220 & EP224 Classic EPLDs
Figure 1. EP220 & EP224 Block Diagram
Numbers in parentheses refer to the pin-out number.
EP220
Global Clock
INPUT/CLK
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
Macrocell 1
Macrocell 2
Macrocell 3
Macrocell 4
Macrocell 5
Macrocell 6
Macrocell 7
Macrocell 8
I/O (19)
I/O (18)
I/O (17)
I/O (16)
I/O (15)
I/O (14)
I/O (13)
I/O (12)
Global
Bus
INPUT (11)
EP224
Global Clock
INPUT/CLK
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
(1)
(2)
(3)
(4)
(5)
(6)
(7)
(8)
(9)
Macrocell 1
Macrocell 2
Macrocell 3
Macrocell 4
Macrocell 5
Macrocell 6
Macrocell 7
Macrocell 8
I/O (22)
I/O (21)
I/O (20)
I/O (19)
I/O (18)
I/O (17)
I/O (16)
I/O (15)
Global
Bus
INPUT (10)
INPUT (11)
INPUT (13)
INPUT (14)
INPUT (23)
The EP220 and EP224 architecture is based on a sum-of-products,
programmable-
AND
/fixed-
OR
structure. Each macrocell can be
individually programmed for combinatorial or registered output. An
inversion option allows each output to be configured for active-high or
active-low operation. Each I/O pin can be programmed to function as an
input, output, or bidirectional pin.
The EP220 and EP224 device architecture offers the following features:
s
s
Macrocells
High-frequency, low-skew global Clock
3
Altera Corporation
EP220 & EP224 Classic EPLDs
Macrocells
Each macrocell includes a product-term block with 8
AND
product terms
feeding an
OR
gate. One product term is dedicated to the Output Enable
(
OE
) control of the tri-state buffer. The global logic array allows each
product term to connect to the true or complement of each input—36
inputs for the EP220, 44 inputs for the EP224—and I/O feedback signal.
See
Figure 2.
Figure 2. EP220 & EP224 Macrocell
Output Enable
D
Q
CLK
Inversion
Control
Programmable
Register
Feedback to
Logic Array
Pin, I/O, and
Macrocell Feedback
Feedback
Select
Macrocells can be individually configured for registered or combinatorial
operation, providing a mixed-mode operation not available in fixed-
architecture PAL devices. When registered output is selected, feedback
from the register to the logic array bypasses the output buffer. When
combinatorial output is selected, feedback comes from the I/O pin
through the output buffer, and can be used for bidirectional I/O. Unlike
PAL and GAL devices, all eight outputs on the EP220 and EP224 allow a
combinatorial feedback signal from the I/O pin to feed the logic array.
Data is clocked into the macrocell’s D register on the rising edge of the
global Clock.
4
Altera Corporation
EP220 & EP224 Classic EPLDs
The
XOR
gate can implement active-high or active-low logic, and can use
DeMorgan’s inversion to reduce the number of product terms needed to
implement a function.
If the EP220 and EP224 register outputs do not require an
OE
signal, the
internal product term can hold the output in an enabled state; if a global
OE
signal is required, any input can be dedicated to the task, and all eight
product terms can be programmed accordingly.
High-Frequency, Low-Skew Global Clock
EP220 and EP224 devices have extremely low output-pin skew: registered
output skew (
t
OCR
) is typically less than 300 ps; combinatorial output
skew
(
t
OSC
) is typically less than 400 ps. This low output-skew rate makes
EP220 and EP224 devices ideal for high-frequency system Clock
applications, including Intel Pentium microprocessors, 486-based PCs,
and PCI bus designs.
PLD
Compatibility
The EP220 and EP224 devices are a logical superset of most high-speed,
24-pin PAL/GAL devices. Industry-standard JEDEC Files from
compatible devices can be programmed into EP220 or EP224 devices.
Table 1
summarizes some of the devices that can be replaced or upgraded
with EP220 and EP224 devices.
Table 1. EP220- and EP224-Compatible Devices (Part 1 of 4)
PAL/GAL Vendor
Advanced Micro
Devices
PAL/GAL Device
PAL16L8
PAL16R8
PALCE16V8
PAL20L8
PAL20R8
PALCE20V8
PAL16L8
PAL16R8
PALCE16V8
PAL20L8
PAL20R8
PALCE20V8
Altera Replacement
Device
EP220-7
Speed
Grade
-7
EP224-7
EP220-10
-10
EP224-10
Altera Corporation
5
说的对不对?关于2A的充电器是否可以给1A的手机充电
看到这篇文章是讲关于苹果产品的充电器问题,给大家推荐, 网上有许多关于充电器能否互换的问题。例如,2A的充电器能否给1A的手机充电?(ipad的充电器能否给iphone充电),1A的充电器能否给 ......
qwqwqw2088 模拟与混合信号
谈谈FPGA/CPLD的前景及学习困难,[赢取USB Blaster]
本帖最后由 paulhyde 于 2014-9-15 03:35 编辑 谈谈FPGA/CPLD的前景及学习困难,,第二轮 1、跟帖,谈谈自己对此看法 2、根据评分,选出20名,送出USB Blaster http://item.taobao.com/item ......
paulhyde 电子竞赛
what(): couldn't open /dev/video0
本帖最后由 ienglgge 于 2018-10-26 17:54 编辑 ubuntu 16.04,ros 需要安装好对应的包https://github.com/ros-drivers/camera_umd PC 上运行rosrun uvc_camera uvc_camera_node 出现 te ......
ienglgge 嵌入式系统
开发板芯片
问下大家 如果在网上购买一个单片机开发板,是不是它的芯片就固定型号了? 想换其它型号的芯片都不行哦?...
magicflyinsky 嵌入式系统
发一个自动生成数码管编码的小软件,挺好用的,以后就不用存下了
小弟新来,多多关照!...
马铃薯疯子 51单片机
ADI运算放大器资料大合集
126758 126759 126760 126761 126762 126763 126764...
gaoyang9992006 ADI 工业技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1596  1333  2899  1127  2619  33  27  59  23  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved