电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530CC145M800DG

产品描述SINGLE FREQUENCY XO, OE PIN 2 (O
产品类别无源元件   
文件大小450KB,共12页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

530CC145M800DG在线购买

供应商 器件名称 价格 最低购买 库存  
530CC145M800DG - - 点击查看 点击购买

530CC145M800DG概述

SINGLE FREQUENCY XO, OE PIN 2 (O

530CC145M800DG规格参数

参数名称属性值
类型XO(标准)
频率145.8MHz
功能启用/禁用
输出CMOS
电压 - 电源3.3V
频率稳定度±7ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)88mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
TO
1.4 GH
Z
)
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.5 6/18
Copyright © 2018 by Silicon Laboratories
Si530/531
3D库怎么画?
有资料分享吗谢谢! ...
风炊雪 PCB设计
PCB沉金对线路过流能力有多大的提高?
PCB沉金对线路过流能力有多大的提高?就是普通的沉金工艺。...
ssawee PCB设计
每度1ppm的电压参考源
高精度的东西难做,看看TI的文章你一定有收获 118592...
dontium 模拟与混合信号
EEWORLD大学堂----如何选择合适的 RS-485 收发器
如何选择合适的 RS-485 收发器:https://training.eeworld.com.cn/course/5748...
hi5 模拟电子
在build WinCE时怎么设置允许Password Authentication Protocol (PAP)
有单独的SYSGEN么? ...
tang1117 嵌入式系统
基于FPGA的uClinux移植(Linux)
在Linux环境下,安装嵌入式系统的好处 在Linux操作系统下建立交叉编译环境,进行内核的配置,编译,程序的开发等,具有通用性.适合于所有嵌入式设备的系统移植,具有广泛性. 相比在IDE下安装uCli ......
红色飓风 红色飓风FPGA专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1802  1223  1143  2044  398  51  23  47  1  44 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved