电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

595KB100M000DGR

产品描述VCXO; DIFF/SE; SINGLE FREQ; 10-8
产品类别无源元件   
文件大小404KB,共17页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

595KB100M000DGR在线购买

供应商 器件名称 价格 最低购买 库存  
595KB100M000DGR - - 点击查看 点击购买

595KB100M000DGR概述

VCXO; DIFF/SE; SINGLE FREQ; 10-8

595KB100M000DGR规格参数

参数名称属性值
类型VCXO
频率100MHz
功能启用/禁用
输出CML
电压 - 电源1.8V
频率稳定度±20ppm
绝对牵引范围(APR)±80ppm
工作温度-40°C ~ 85°C
电流 - 电源(最大值)120mA
安装类型表面贴装
封装/外壳6-SMD,无引线
大小/尺寸0.276" 长 x 0.197" 宽(7.00mm x 5.00mm)
高度 - 安装(最大值)0.071"(1.80mm)
电流 - 电源(禁用)(最大值)75mA

文档预览

下载PDF文档
Si595
R
EVISION
D
V
O L TAG E
- C
ONTR OLLED
C
RYSTAL
O
S C I L L A T O R
(VCXO)
10
TO
810 MH
Z
Features
Available with any-rate output
frequencies from 10 to 810 MHz
3rd generation DSPLL
®
with
superior jitter performance
Internal fixed fundamental mode
crystal frequency ensures high
reliability and low aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry standard 5x7 and
3.2x5 mm packages
Pb-free/RoHS-compliant
–40 to +85 ºC operating range
Si5602
Applications
Ordering Information:
SONET/SDH (OC-3/12/48)
Networking
SD/HD SDI/3G SDI video
FTTx
Clock recovery and jitter cleanup PLLs
FPGA/ASIC clock generation
See page 9.
Description
The Si595 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si595 is available with
any-rate output frequency from 10 to 810 MHz. Unlike traditional VCXOs,
where a different crystal is required for each output frequency, the Si595
uses one fixed crystal to provide a wide range of output frequencies. This IC-
based approach allows the crystal resonator to provide exceptional
frequency stability and reliability. In addition, DSPLL clock synthesis
provides supply noise rejection, simplifying the task of generating low-jitter
clocks in noisy environments. The Si595 IC-based VCXO is factory-
configurable for a wide variety of user specifications including frequency,
supply voltage, output format, tuning slope, and absolute pull range (APR).
Specific configurations are factory programmed at time of shipment, thereby
eliminating the long lead times associated with custom oscillators.
Pin Assignments:
See page 8.
(Top View)
V
C
1
6
V
DD
OE
2
5
CLK–
GND
3
4
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10–810 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si595
求问有关低通滤波器的S参数计算
小弟最近在学习滤波器设计,目前设计了一个2段切比雪夫特性滤波电路,等波纹RW=0.01dB,截止频率f=1GHz 然后根据这个低通滤波电路计算S21,用SPICE仿真的结果(附件)和手算之后用Octave得到 ......
tkjl12 无线连接
ISE10.1警告
ERROR:Place:1018 - A clock IOB / clock component pair have been found that are not placed at an optimal clock IOB / clock site pair. The clock component <start_IBUF_BUFG> is pl ......
eeleader-mcu FPGA/CPLD
工控维修实例大全
三菱PLC维修实例型号:三菱PLC检修:打开机检查,发现电源烧坏,估计只是电源烧坏比较容易修,整流桥后滤波电解电容已炸开,保险丝烧得发黑,用万用表检查,炸开的滤波电容已短路。保险丝开路, ......
totopper 工业自动化与控制
LED艺术:万圣节徽章
来自:https://www.instructables.com/id/Halloween-Badges/ 452570 ...
dcexpert DIY/开源硬件专区
uboot201404引导linux3.10.107,tq210B的开发板,卡在starting kernel不动,怎么办?
RT 选的soc都是smdkv210;uboot201404版和linux3.10.107都修改成smdkv210的了,机器码 0x998也没有错 就是卡死在 starting kernel .... 不动。 跪问大神如何解决326797 ...
oyhprince ARM技术
进入低功模式后,不能复位看门狗,咋办?
CPU睡着了,看门狗还在工作(想关也关不掉),咋办呢?只能等着MCU被Reset吗?...
happyniu88 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1902  1093  1117  741  1226  14  44  54  58  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved