电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5356A-B06084-GM

产品描述I2C PROG, ANY FREQUENCY, ANY OUT
产品类别半导体    模拟混合信号IC   
文件大小657KB,共22页
制造商Silicon Laboratories Inc
下载文档 全文预览

SI5356A-B06084-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5356A-B06084-GM - - 点击查看 点击购买

SI5356A-B06084-GM概述

I2C PROG, ANY FREQUENCY, ANY OUT

文档预览

下载PDF文档
S i535 5
A
N Y
-F
R E Q U E N C Y
1–20 0 MH
Z
Q
U A D
F
R E Q U E N C Y
8-O
U T P U T
C
L O C K
G
E N E R A T O R
Features
Generates any frequency from 1 to
200 MHz on each of the 4 output banks
Eight CMOS clock outputs
Guaranteed 0 ppm frequency synthesis
error for any combination of frequencies
25 or 27 MHz xtal or 5–200 MHz input clk
Five programmable control pins (output
enable, frequency select, reset)
Separate OEB pins to disable individual
banks or all outputs
Loss of signal output
Low 50 ps (typ) pk-pk period jitter
Phase jitter: 2 ps rms 12 kHz–20 MHz
Excellent PSRR performance
eliminates need for external power
supply filtering
Low power: 45 mA (core)
Core VDD: 1.8, 2.5, or 3.3 V
Separate VDDO for each bank of
outputs: 1.8, 2.5, or 3.3 V
Small size: 4x4 mm 24-QFN
Industrial temperature range:
–40 to +85 °C
Custom versions available using
ClockBuilder™ web utility
Samples available in 2 weeks
Ordering Information:
See page 17.
Pin Assignments
Applications
Printers
Audio/video
Networking
Communications
Storage
Switches/routers
Computing
Servers
OC-3/OC-12 line cards
Description
The Si5355 is a highly flexible clock generator capable of synthesizing four
completely non-integer related frequencies up to 200 MHz. The device has four
banks of outputs with each bank supporting two CMOS outputs at the same
frequency. Using Silicon Laboratories' patented MultiSynth fractional divider
technology, all outputs are guaranteed to have 0 ppm frequency synthesis error
regardless of configuration, enabling the replacement of multiple clock ICs and
crystal oscillators with a single device. Through a flexible web configuration utility
called ClockBuilder™ (www.silabs.com/ClockBuilder), factory-customized pin-
controlled Si5355 devices are available in two weeks without minimum order
quantity restrictions. The Si5355 supports up to three independent, pin-selectable
device configurations, enabling one device to replace three separate clock ICs.
Functional Block Diagram
Rev. 1.2 4/17
Copyright © 2017 by Silicon Laboratories
Si5355
求教
请问对于初学者来说,适合买那个系列的pic开发板呢? 谢谢了先...
小兵张晨 Microchip MCU
TM50中断问题。对高手来说应该是小菜吧,请用1分钟时间帮我看下
//interrupt.c #pragma interrupt INTTM50 _int_tm50 #include "mcu.h" int i=0; void main() { // PCC=0x00; TMC50=0x80; CR50=0x10; TCL50=0x07; EI(); for(;;){} } ......
beyond1999 嵌入式系统
选择VHDL还是verilog HDL?(转载)
选择VHDL还是verilog HDL?选择VHDL还是verilog HDL? 在你选择之前有必要先简单介绍一下它们的总称:硬件描述语言HDL(Hardware Describe Language) HDL概述 随着EDA技术的发展, ......
Lemontree FPGA/CPLD
fir滤波器波形不对?为什么?
低通fir滤波器输入和输出波形如下,为什么输出变成了六个频率呢?应该还是只有中间两个啊...
骑士番茄 DSP 与 ARM 处理器
SQLCE RDA同步SQL2000怪事(万分火急)
我用的是RDA同步方法来同步SQLCE3.0和 SQL2000 情况: 1,本地上用VS2005部署完全可以,也可以联通,什么都没问题 2,但是把VS2005生成的DUG给别人,然后别人考入到WINCE系统中却 ......
xw99 嵌入式系统
建议设立单独的iot板块
像esp8266 放在rf/无线这里不合理 ...
ericdai 为我们提建议&公告

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1715  2030  768  2111  1830  1  2  35  55  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved